Reconfigurable Interpolation Architecture for Multistandard Video Decoding

被引:0
|
作者
Lee G.G. [1 ]
Tai T.-C. [2 ]
Yang W.-C. [1 ]
Chen C.-F. [1 ]
Huang C.-H. [1 ]
机构
[1] Department of Electrical Engineering, National Cheng Kung University, Tainan
[2] Department of Computer Science and Information Engineering, Providence University, Taichung
关键词
Multiple video standards; Reconfigurable architecture; Subpixel interpolation; Video decoding;
D O I
10.1007/s11265-015-1053-x
中图分类号
学科分类号
摘要
Subpixel interpolation is an essential part to increase coding efficiency in many video compression standards. There arises the need to support the interpolation processes in multiple standards. In this paper, we propose a reconfigurable interpolation architecture for video decoding in MPEG-2, MPEG-4, and AVC/H.264. To reduce the hardware complexity and improve the operation efficiency, we analyze the commonality of interpolation filters for target standards. To have efficient memory access, we present a method to arrange data properly in cache memory. Our interpolator adopts the high throughput separated 1-D design and can be adapted to each target standard by using reconfigurable interpolation filters. We design the reconfigurable interpolation filter based on the commonality analysis so that it has very simple structure. The implementation results show that our interpolator consuming 31.7K gates can support processing video with resolution of 1920 × 1088 and frame rate of 30 frames/s. This compares very favorably with the existing architectures in silicon area and performance. © 2015, Springer Science+Business Media New York.
引用
收藏
页码:251 / 264
页数:13
相关论文
共 50 条
  • [1] Reconfigurable Interpolation Architecture for Multistandard Video Decoding
    Lee, Gwo Giun
    Tai, Tzu-Chiang
    Yang, Wei-Chiao
    Chen, Chun-Fu
    Huang, Chun-Hsi
    [J]. JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2016, 84 (02): : 251 - 264
  • [2] Subpixel Interpolation Architecture for Multistandard Video Motion Estimation
    Lu, Liang
    McCanny, John V.
    Sezer, Sakir
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2009, 19 (12) : 1897 - 1901
  • [3] A Dynamically Reconfigurable Multi-ASIP Architecture for Multistandard and Multimode Turbo Decoding
    Lapotre, Vianney
    Murugappa, Purushotham
    Gogniat, Guy
    Baghdadi, Amer
    Huebner, Michael
    Diguet, Jean-Philippe
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (01) : 383 - 387
  • [4] A reconfigurable sub-pixel interpolation architecture design for multi-standard video decoding
    Wang, Wenxiang
    Shen, Haihua
    [J]. Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao/Journal of Computer-Aided Design and Computer Graphics, 2011, 23 (09): : 1603 - 1613
  • [5] An Efficient VLSI Architecture of a Reconfigurable Pulse-Shaping FIR Interpolation Filter for Multistandard DUC
    Hatai, Indranil
    Chakrabarti, Indrajit
    Banerjee, Swapna
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (06) : 1150 - 1154
  • [6] A Reconfigurable Frame Interpolation Hardware Architecture for High Definition Video
    Tasdizen, Ozgur
    Hamzaoglu, Ilker
    [J]. PROCEEDINGS OF THE 2009 12TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN, ARCHITECTURES, METHODS AND TOOLS, 2009, : 714 - 719
  • [7] A new reconfigurable architecture for Multistandard GNSS subsampling receiver
    Thabet, Jihen
    Barrak, Rim
    Ghazel, Adel
    [J]. 2014 International Conference on Communications and Networking (ComNet), 2014,
  • [8] A Novel Design of Reconfigurable Architecture for Multistandard Communication System
    Suresh, T.
    Shunmuganathan, K. L.
    [J]. INFORMATION TECHNOLOGY AND MOBILE COMMUNICATION, 2011, 147 : 87 - +
  • [9] A Reconfigurable Hardware Architecture for Fractional Pixel Interpolation in High Efficiency Video Coding
    Diniz, Claudio M.
    Shafique, Muhammad
    Bampi, Sergio
    Henkel, Joerg
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2015, 34 (02) : 238 - 251
  • [10] Reconfigurable Architecture of a Pulse Shaping FIR Filter for Multistandard DUC
    Thomas, Sneha Mariam
    Indu, S.
    [J]. 2017 INTERNATIONAL CONFERENCE ON INTELLIGENT COMPUTING AND CONTROL SYSTEMS (ICICCS), 2017, : 885 - 890