Optimal Test Scheduling Formulation under Power Constraints with Dynamic Voltage and Frequency Scaling

被引:0
|
作者
Spencer K. Millican
Kewal K. Saluja
机构
[1] University of Wisconsin-Madison,Department of Electrical and Computer Engineering
来源
关键词
DVFS; dynamic voltage and frequency scaling; SoC test; Test scheduling; Power Constraint;
D O I
暂无
中图分类号
学科分类号
摘要
As a consequence of technology scaling and increasing power consumption of modern high performance designs, various techniques, such as clock gating and Dynamic Voltage and Frequency Scaling (DVFS), have been adapted to address power issues. These techniques are important and desirable to address reliability needs as well as economic issues. From a testing point of view, the introduction of power constraints during testing is needed to achieve the desired product quality and to avoid yield loss. Unlike designers who have benefited from the Design-for-Test hardware introduced for testing, test engineers have rarely taken advantage of the extra hardware introduced to meet design needs. In this paper, we make use of the DVFS technology and its associated hardware to improve test economics. We formulate the power constrained testing problem as an optimization problem that makes use of DVFS technology. We show that superior test schedules can be obtained for both session-based and sessionless testing methods relative to existing and traditional methods of obtaining test schedules.
引用
收藏
页码:569 / 580
页数:11
相关论文
共 50 条
  • [1] Optimal Test Scheduling Formulation under Power Constraints with Dynamic Voltage and Frequency Scaling
    Millican, Spencer K.
    Saluja, Kewal K.
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2014, 30 (05): : 569 - 580
  • [2] Exploit Dynamic Voltage and Frequency Scaling for SoC Test Scheduling under Thermal Constraints
    Ling, Li
    Jiang, Jianhui
    [J]. 2014 IEEE 23RD ASIAN TEST SYMPOSIUM (ATS), 2014, : 180 - 185
  • [3] Formulating Optimal Test Scheduling Problem with Dynamic Voltage and Frequency Scaling
    Millican, Spencer K.
    Saluja, Kewal K.
    [J]. 2013 22ND ASIAN TEST SYMPOSIUM (ATS), 2013, : 165 - 170
  • [4] Dynamic Voltage Scaling Scheduling on Power-aware Clusters under Power Constraints
    Terzopoulos, George
    Karatza, Helen D.
    [J]. 17TH IEEE/ACM INTERNATIONAL SYMPOSIUM ON DISTRIBUTED SIMULATION AND REAL TIME APPLICATIONS (DS-RT 2013), 2013, : 72 - 78
  • [5] Dynamic Voltage and Frequency Scaling for Optimal Real-Time Scheduling on Multiprocessors
    Funaoka, Kenji
    Takeda, Akira
    Kato, Shinpei
    Yamasaki, Nobuyuki
    [J]. 2008 INTERNATIONAL SYMPOSIUM ON INDUSTRIAL EMBEDDED SYSTEMS, 2008, : 27 - 33
  • [6] Optimal Test Scheduling of Stacked Circuits Under Various Hardware and Power Constraints
    Millican, Spencer K.
    Saluja, Kewal K.
    [J]. 2015 28TH INTERNATIONAL CONFERENCE ON VLSI DESIGN (VLSID), 2015, : 487 - 492
  • [7] Test scheduling for SOC under power constraints
    Skarvada, Jaroslav
    [J]. PROCEEDINGS OF THE 2006 IEEE WORKSHOP ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, 2006, : 91 - 93
  • [8] Optimal dynamic voltage scaling in power-limited systems with real-time constraints
    Mao, JF
    Zhao, QC
    Cassandras, CG
    [J]. 2004 43RD IEEE CONFERENCE ON DECISION AND CONTROL (CDC), VOLS 1-5, 2004, : 1472 - 1477
  • [9] Power-Aware SoC Test Optimization through Dynamic Voltage and Frequency Scaling
    Sheshadri, Vijay
    Agrawal, Vishwani D.
    Agrawal, Prathima
    [J]. 2013 IFIP/IEEE 21ST INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2013, : 102 - 107
  • [10] Test Scheduling for Multicore SoCs with Dynamic Voltage Scaling and Multiple Voltage Islands
    Kavousianos, Xrysovalantis
    Chakrabarty, Krishnendu
    Jain, Arvind
    Parekhji, Rubin
    [J]. 2011 20TH ASIAN TEST SYMPOSIUM (ATS), 2011, : 33 - 39