3D Multilayer Mesh NoC Communication and FPGA Synthesis

被引:0
|
作者
Adesh Kumar
Gaurav Verma
Mukul Kumar Gupta
Mohammad Salauddin
B. Khaleelu Rehman
Deepak Kumar
机构
[1] University of Petroleum and Energy Studies,Department of Electronics and Instrumentation Engineering, School of Engineering
[2] Jaypee Institute of Information Technology,Department of Electronics and Communication Engineering
[3] (JIIT),undefined
来源
关键词
Network on chip (NoC); Multiprocessor system on chip (MPSoC); 3D mesh topology; Inter communication;
D O I
暂无
中图分类号
学科分类号
摘要
Network on chip (NoC) is the latest approach in which multiprocessors are integrated in a single chip and FPGA implementation makes it scalable and reconfigurable. It is the feasible solution for pipelined architecture and parallel processing in multiprocessor system on chip. The research article presents the NoC architecture for flexible and scalable design under 3D mesh topological structure. The design is considered for 8 layers as multilayered architecture. In one layer 64 nodes can communicate with each other. The design is developed with the help of VHDL programming in Xilinx ISE 14.2 software and functionally simulated in Modelsim 10.0 student edition software. The performance of the design is analyzed with hardware parameters and timing utilization parameters on Virtex 5 FPGA. The inter and intra communication among the nodes is verified on the same FPGA. The design is verified on Virtex-5 FPGA with 8, 16, 32, 64 and 128 bit data transfer among nodes when the NoC is fully connected and utilized. The paper also presents the comparative study of the 3D, 8 layer mesh NoC for different cluster size (2 × 2 × 2), (3 × 3 × 3) and (4 × 4 × 4), based on the FPGA synthesis parameters. The scalable architecture is applicable for the nodes communication in a wireless sensor network in which multiple nodes are communicating in defined field and configured in specific topology such as Zigbee standard (IEEE 802.15.4) follow mesh, one of the topology.
引用
收藏
页码:1855 / 1873
页数:18
相关论文
共 50 条
  • [1] 3D Multilayer Mesh NoC Communication and FPGA Synthesis
    Kumar, Adesh
    Verma, Gaurav
    Gupta, Mukul Kumar
    Salauddin, Mohammad
    Rehman, B. Khaleelu
    Kumar, Deepak
    WIRELESS PERSONAL COMMUNICATIONS, 2019, 106 (04) : 1855 - 1873
  • [2] 3D NoC Emulation Model on a Single FPGA
    D'Hoore, Jonathan
    Bahrebar, Poona
    Stroobandt, Dirk
    2020 ACM/IEEE INTERNATIONAL WORKSHOP ON SYSTEM LEVEL INTERCONNECT PREDICTION (SLIP), 2020,
  • [3] Interleaved Edge Routing in Buffered 3D Mesh & CMesh NoC
    Kunthara, Rose George
    Neethu, K.
    James, Rekha K.
    Sleeba, Simi Zerine
    2021 8TH INTERNATIONAL CONFERENCE ON SMART COMPUTING AND COMMUNICATIONS (ICSCC), 2021, : 308 - 313
  • [4] Tiny - optimised 3D mesh NoC for area and latency minimisation
    Marcon, C.
    Webber, T.
    Fernandes, R.
    Cataldo, R.
    Grando, F.
    Poehls, L.
    Benso, A.
    ELECTRONICS LETTERS, 2014, 50 (03) : 165 - 166
  • [5] A Stacked Mesh 3D NoC Architecture Enabling Congestion-Aware and Reliable Inter-Layer Communication
    Rahmani, Amir-Mohammad
    Latif, Khalid
    Liljeberg, Pasi
    Plosila, Juha
    Tenhunen, Hannu
    PROCEEDINGS OF THE 19TH INTERNATIONAL EUROMICRO CONFERENCE ON PARALLEL, DISTRIBUTED, AND NETWORK-BASED PROCESSING, 2011, : 423 - 430
  • [6] 3D IC Implementation for MPSOC Architectures: Mesh and Butterfly Based NoC
    Hammami, O.
    M'zah, A.
    Jabbar, M. H.
    Houzet, D.
    2012 4TH ASIA SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ASQED), 2012, : 155 - 159
  • [7] An Adaptive Routing Algorithm for 3D Mesh NoC with Limited Vertical Bandwidth
    Zhu, Mingyang
    Lee, Jinho
    Choi, Kiyoung
    2012 IEEE/IFIP 20TH INTERNATIONAL CONFERENCE ON VLSI AND SYSTEM-ON-CHIP (VLSI-SOC), 2012, : 18 - 23
  • [8] An Efficient 3D NoC Synthesis by Using Genetic Algorithms
    Jiang, Xin
    Watanabe, Takahiro
    TENCON 2010: 2010 IEEE REGION 10 CONFERENCE, 2010, : 1207 - 1212
  • [9] A Dual-Port Access Structure of 3D Mesh-Based NoC
    Zhang, Yuanyuan
    Lin, Shijun
    Su, Li
    Jin, Depeng
    Zeng, Lieguang
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2010, E93D (07): : 1987 - 1990
  • [10] Dynamically reconfigurable simulation platform for 3D NoC based on multi-FPGA
    Zheng, Jintao
    Wu, Ning
    Yan, Gaizhen
    Ge, Fen
    Zhou, Lei
    IEICE ELECTRONICS EXPRESS, 2015, 12 (07):