A new approach to sizing analog CMOS building blocks using pre-compiled neural network models

被引:0
|
作者
Kaustubha Mendhurwar
Harsh Sundani
Priyanka Aggarwal
Rabin Raut
Vijay Devabhaktuni
机构
[1] Concordia University,Department of ECE
[2] University of Toledo,EECS Department, MS 308
关键词
Analog integrated circuits; Design automation; Modeling; Neural networks; Op-amp design; Simulation;
D O I
暂无
中图分类号
学科分类号
摘要
There has been a constant endeavor towards improving the available circuit design automation tools to match technological advancements in the electronic industry. However, inadequate research efforts in the analog domain are holding back the exploitation of advanced technologies. A dearth of design expertise in the analog domain is the principal driving force for the growth of Design Automation (DA) tools. Transistor sizing is one of the most crucial steps in the analog IC design. In this paper, we put forward a new computer aided design framework for the sizing of transistors in MOS Integrated Circuit (IC) amplifiers by incorporating powerful modeling capabilities of Artificial Neural Networks (ANN). ANNs have proven to be efficient and accurate modeling tools in several applications. The proposed tool is capable of directly computing transistor related design parameters, of the MOS IC amplifier and associated peripheral circuitry. The proposed tool thus avoids several time-consuming simulations and/or tuning runs at the very bottom level of analog IC amplifier implementation, using a given CMOS process. It also reduces manual intervention in the design process, thus enhancing the automation of the design process. This paper presents design examples of several analog IC functional modules that are developed and verified successfully.
引用
收藏
页码:265 / 281
页数:16
相关论文
共 50 条
  • [1] A new approach to sizing analog CMOS building blocks using pre-compiled neural network models
    Mendhurwar, Kaustubha
    Sundani, Harsh
    Aggarwal, Priyanka
    Raut, Rabin
    Devabhaktuni, Vijay
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2012, 70 (03) : 265 - 281
  • [2] Fast, layout-inclusive analog circuit synthesis using pre-compiled parasitic-aware symbolic performance models
    Ranjan, M
    Verhaegen, W
    Agarwal, A
    Sampath, H
    Vemuri, R
    Gielen, G
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2004, : 604 - 609
  • [3] A Semi-Automated Sizing Tool for CMOS Analog Building Blocks Integrated into EDA Environment
    Moraes, Rodrigo S.
    Compassi-Severo, Lucas
    2024 37TH SBC/SBMICRO/IEEE SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, SBCCI 2024, 2024, : 45 - 49
  • [4] On the evolution of analog electronic circuits using building blocks on a CMOS FPTA
    Langeheine, J
    Trefzer, M
    Brüderle, D
    Meier, K
    Schemmel, J
    GENETIC AND EVOLUTIONARY COMPUTATION - GECCO 2004, PT 1, PROCEEDINGS, 2004, 3102 : 1316 - 1327
  • [5] A New Approach for Electronic Design Automation of Analog Building Blocks
    Alaybeyoglu, Ersin
    Ugranli, Faruk
    2018 26TH SIGNAL PROCESSING AND COMMUNICATIONS APPLICATIONS CONFERENCE (SIU), 2018,
  • [6] Programmable-weight building blocks for analog VLSI neural network processors
    Chang, RC
    Sheu, BJ
    Choi, J
    Chen, DCH
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 1996, 9 (03) : 215 - 230
  • [7] Groove sizing using a robust neural network approach
    Le Brusquet, L
    Davoust, ME
    Fleury, G
    REVIEW OF PROGRESS IN QUANTITATIVE NONDESTRUCTIVE EVALUATION, VOLS 22A AND 22B, 2003, 20 : 711 - 718
  • [8] A principled approach for building and evaluating neural network classification models
    Berardi, VL
    Patuwo, BE
    Hu, MY
    DECISION SUPPORT SYSTEMS, 2004, 38 (02) : 233 - 246
  • [9] Building neural network models for time series:: A statistical approach
    Medeiros, MC
    Teräsvirta, T
    Rech, G
    JOURNAL OF FORECASTING, 2006, 25 (01) : 49 - 75
  • [10] Developing a New Suit Sizing System Using Neural Network
    Vadood, Morteza
    Esfandarani, Maryam Salehi
    Johari, Majid Safar
    JOURNAL OF ENGINEERED FIBERS AND FABRICS, 2015, 10 (02): : 108 - 112