Fundamental limits for 3D wafer-to-wafer alignment accuracy

被引:0
|
作者
Wimplinger, M [1 ]
Lu, JQ [1 ]
Yu, J [1 ]
Kwon, Y [1 ]
Matthias, T [1 ]
Cale, TS [1 ]
Gutmann, RJ [1 ]
机构
[1] EV Grp Inc, Phoenix, AZ 85034 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Wafer-level three-dimensional (3D) integration as an emerging architecture for future chips offers high interconnect performance by reducing delays of global interconnects and high functionality with heterogeneous integration of materials, devices, and signals. Various 3D technology platforms have been investigated, with different combinations of alternative alignment, bonding, thinning and inter-wafer interconnection technologies. Precise alignment on the wafer level is one of the key challenges affecting the performance of the 3D interconnects. After a brief overview of the wafer-level 3D technology platforms, this paper focuses on wafer-to-wafer alignment fundamentals. Various alignment methods are reviewed. A higher emphasis lies on the analysis of the alignment accuracy. In addition to the alignment accuracy achieved prior to bonding, the impacts of wafer bonding and subsequent wafer thinning will be discussed.
引用
收藏
页码:309 / 314
页数:6
相关论文
共 50 条
  • [1] A WAFER-TO-WAFER ALIGNMENT TECHNIQUE
    SMITH, RL
    COLLINS, SD
    [J]. SENSORS AND ACTUATORS, 1989, 20 (03): : 315 - 316
  • [2] 3D process integration - Wafer-to-wafer and chip-to-wafer bonding
    Matthias, Thorsten
    Wimplinger, Markus
    Pargfrieder, Stefan
    Lindner, Paul
    [J]. ENABLING TECHNOLOGIES FOR 3-D INTEGRATION, 2007, 970 : 231 - +
  • [3] Yield Improvement for 3D Wafer-to-Wafer Stacked Memories
    Mottaqiallah Taouil
    Said Hamdioui
    [J]. Journal of Electronic Testing, 2012, 28 : 523 - 534
  • [4] Yield Improvement for 3D Wafer-to-Wafer Stacked Memories
    Taouil, Mottaqiallah
    Hamdioui, Said
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2012, 28 (04): : 523 - 534
  • [5] Yield Improvement for 3D Wafer-to-Wafer Stacked ICs Using Wafer Matching
    Taouil, Mottaqiallah
    Hamdioui, Said
    Marinissen, Erik Jan
    [J]. ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2015, 20 (02)
  • [6] Robust Measurement of Bonding Strength for Wafer-to-Wafer 3D Integration
    Fuse, Junya
    Iwata, Tomoya
    Ebiko, Sodai
    Inoue, Fumihiro
    [J]. 2023 International Conference on Electronics Packaging, ICEP 2023, 2023, : 105 - 106
  • [7] On Maximizing the Compound Yield for 3D Wafer-to-Wafer Stacked ICs
    Taouil, Mottaqiallah
    Hamdioui, Said
    Verbree, Jouke
    Marinissen, Erik Jan
    [J]. INTERNATIONAL TEST CONFERENCE 2010, 2010,
  • [8] Effects of bonding process parameters on wafer-to-wafer alignment accuracy in benzocyclobutene (BCB) dielectric wafer bonding
    Niklaus, F
    Kumar, RJ
    McMahon, JJ
    Yu, J
    Matthias, T
    Wimplinger, M
    Lindner, P
    Lu, JQ
    Cale, TS
    Gutmann, RJ
    [J]. MATERIALS, TECHNOLOGY AND RELIABILITY OF ADVANCED INTERCONNECTS-2005, 2005, 863 : 393 - 398
  • [9] Self-Assembly Technology for Reconfigured Wafer-to-Wafer 3D Integration
    Fukushima, T.
    Iwata, E.
    Lee, K. -W.
    Tanaka, T.
    Koyanagi, M.
    [J]. 2010 PROCEEDINGS 60TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2010, : 1050 - 1055
  • [10] Layer Redundancy Based Yield Improvement for 3D Wafer-to-Wafer Stacked Memories
    Taouil, Mottaqiallah
    Hamdioui, Said
    [J]. 2011 16TH IEEE EUROPEAN TEST SYMPOSIUM (ETS), 2011, : 45 - 50