Formal verification of the UltraSPARC(TM) family of processors via ATPG methods

被引:0
|
作者
Levitt, ME
机构
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes a novel and important use of a commercial Automatic Test Pattern Generation (ATPG) tool to perform formal verification during the design of the UltraS-PARC(TM)-I UltraS-PARC(TM)-II microprocessors. The and verification problem addressed in this paper is that of required signal constraints amongst a group of signals to ensure correct multiplexor operation. We do not address the equivalence between two representations of a design which is the more common problem in literature. The technique developed was a significant contributor to the overall success of the project. The problem addressed, solution formulation, software developed, and results are presented.
引用
下载
收藏
页码:849 / 856
页数:8
相关论文
共 50 条
  • [1] An analysis of ATPG and SAT algorithms for formal verification
    Parthasarathy, G
    Huang, CY
    Cheng, KT
    SIXTH IEEE INTERNATIONAL HIGH-LEVEL DESIGN VALIDATION AND TEST WORKSHOP, PROCEEDINGS, 2001, : 177 - 182
  • [2] Formal verification of pipelined processors
    Bryant, RE
    TOOLS AND ALGORITHMS FOR THE CONSTRUCTION AND ANALYSIS OF SYSTEMS, 1998, 1384 : 1 - 4
  • [3] SAT and ATPG: Boolean engines for formal hardware verification
    Biere, A
    Kunz, W
    IEEE/ACM INTERNATIONAL CONFERENCE ON CAD-02, DIGEST OF TECHNICAL PAPERS, 2002, : 782 - 785
  • [4] Formal verification system for pipelined processors
    Shonai, T
    Shimizu, T
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1996, E79A (06) : 883 - 891
  • [5] RTL formal verification of embedded processors
    Bavonparadon, P
    Chongstitvatana, P
    IEEE ICIT' 02: 2002 IEEE INTERNATIONAL CONFERENCE ON INDUSTRIAL TECHNOLOGY, VOLS I AND II, PROCEEDINGS, 2002, : 667 - 672
  • [6] A FORMAL VERIFICATION ALGORITHM FOR PIPELINED PROCESSORS
    SHONAI, T
    SHIMIZU, T
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1995, E78A (05) : 618 - 631
  • [7] A Practical Methodology for the Formal Verification of RISC Processors
    Sofiéne Tahar
    Ramayya Kumar
    Formal Methods in System Design, 1998, 13 : 159 - 225
  • [8] A practical methodology for the formal verification of RISC processors
    Tahar, S
    Kumar, R
    FORMAL METHODS IN SYSTEM DESIGN, 1998, 13 (02) : 159 - 225
  • [9] Practical methodology for the formal verification of RISC processors
    Concordia Univ, Montreal, Canada
    Formal Methods Syst Des, 2 (159-225):
  • [10] Formal verification of pipelined processors with precise exceptions
    Kalyanasundaram, K
    Shyamasundar, RK
    SECOND ACM AND IEEE INTERNATIONAL CONFERENCE ON FORMAL METHODS AND MODELS FOR CO-DESIGN, PROCEEDINGS, 2004, : 129 - 139