Design Of High-speed Decoder For New High-Speed Bus

被引:0
|
作者
Zhang Weigong [1 ]
Yang Bo [1 ]
Ding Rui [1 ]
Hu Yongqin [1 ]
机构
[1] Capital Normal Univ, Informat Engn Coll, Beijing, Peoples R China
关键词
Reed-Solomon; decoder; high-speed decoding; dynamic reconfiguration; BM algorithm;
D O I
10.4028/www.scientific.net/AMM.20-23.958
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a new type of high-speed error correction for the requirements of new high-Speed Bus. Use RS (255, 239). Not only optimization traditional algorithm, but also design bidirectional synchronous calculated adjoint form module, Fast B-M algorithm module. and full parallel Chien Search module. These design used in new high-Speed Bus, Larger than usual decoder designed to significantly shorten the critical path decoding, and achieve continuous decoding. In addition, this error correction system separated error detection and correction module modules, And after error detection module add intelligent control, which reduced the complexity and power consumption of equipment. The error correction system design for the requirements of the new bus which speed is above 400m / s.
引用
收藏
页码:958 / 962
页数:5
相关论文
共 50 条
  • [1] Design of a high-speed asynchronous turbo decoder
    Golani, Pankaj
    Dimou, Georgios D.
    Prakash, Mallika
    Beerel, Peter A.
    [J]. ASYNC 2007: 13TH IEEE INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS, 2007, : 49 - +
  • [2] A High-Speed Viterbi Decoder
    Li, Qing
    Li, Xuan-zhong
    Jiang, Han-hong
    He, Wen-hao
    [J]. ICNC 2008: FOURTH INTERNATIONAL CONFERENCE ON NATURAL COMPUTATION, VOL 7, PROCEEDINGS, 2008, : 313 - +
  • [3] High-speed optical bus and its design
    Tajima, Hiroaki
    Suzuki, Motohiro
    Hamazaki, Youichi
    Sanechika, Noriaki
    Okada, Yoshikuni
    Tamura, Kouichirou
    [J]. Systems and Computers in Japan, 1988, 19 (12): : 1 - 12
  • [4] Design speed for new high-speed lines
    Froidh, Oskar
    [J]. JOURNAL OF RAIL TRANSPORT PLANNING & MANAGEMENT, 2014, 4 (03) : 59 - 69
  • [5] HIGH-SPEED BUS INTERFACES
    QUINNELL, RA
    [J]. EDN, 1993, 38 (20) : 43 - &
  • [6] VLSI design and implementation of high-speed Viterbi decoder
    You, YX
    Wang, JX
    Lai, FC
    Ye, YZ
    [J]. 2002 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS AND WEST SINO EXPOSITION PROCEEDINGS, VOLS 1-4, 2002, : 64 - 68
  • [7] VLSI design and implementation of a high-speed Viterbi decoder
    Li, Qing
    Deng, Yunsong
    Zeng, Xiaoyang
    Gu, Yehua
    [J]. Jisuanji Yanjiu yu Fazhan/Computer Research and Development, 2007, 44 (12): : 2143 - 2148
  • [8] HIGH-SPEED SEQUENTIAL DECODER - PROTOTYPE DESIGN AND TEST
    FORNEY, GD
    BOWER, EK
    [J]. IEEE TRANSACTIONS ON COMMUNICATION TECHNOLOGY, 1971, CO19 (05): : 821 - &
  • [9] Design methodology for high-speed iterative decoder architectures
    Mansour, MM
    Shanbhag, NR
    [J]. 2002 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOLS I-IV, PROCEEDINGS, 2002, : 3085 - 3088
  • [10] Design of a high-speed Reed-Solomon decoder
    Baek, JH
    Kang, JY
    Sunwoo, MH
    [J]. 2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V, PROCEEDINGS, 2002, : 793 - 796