A synchronous Gigabit Ethernet protocol stack for high-throughput UDP/IP applications

被引:7
|
作者
Fodisch, P. [1 ]
Lange, B. [1 ]
Sandmann, J. [1 ]
Buechner, A. [1 ]
Enghardt, W. [2 ,3 ,4 ,5 ,6 ]
Kaever, P. [1 ]
机构
[1] Helmholtz Zentrum Dresden Rossendorf, Dept Res Technol, Bautzner Landstr 400, D-01328 Dresden, Germany
[2] Tech Univ Dresden, Fac Med, OncoRay Natl Ctr Radiat Res Oncol, Fetscherstr 74,PF 41, D-01307 Dresden, Germany
[3] Tech Univ Dresden, Univ Hosp Carl Gustav Carus, Fetscherstr 74,PF 41, D-01307 Dresden, Germany
[4] Helmholtz Zentrum Dresden Rossendorf, Inst Radiooncol, Bautzner Landstr 400, D-01328 Dresden, Germany
[5] German Canc Consortium DKTK, Neuenheimer Feld 280, D-69120 Heidelberg, Germany
[6] German Canc Res Ctr, Neuenheimer Feld 280, D-69120 Heidelberg, Germany
来源
关键词
Data acquisition circuits; Data acquisition concepts;
D O I
10.1088/1748-0221/11/01/P01010
中图分类号
TH7 [仪器、仪表];
学科分类号
0804 ; 080401 ; 081102 ;
摘要
State of the art detector readout electronics require high-throughput data acquisition (DAQ) systems. In many applications, e. g. for medical imaging, the front-end electronics are set up as separate modules in a distributed DAQ. A standardized interface between the modules and a central data unit is essential. The requirements on such an interface are varied, but demand almost always a high throughput of data. Beyond this challenge, a Gigabit Ethernet interface is predestined for the broad requirements of Systems-on-a-Chip (SoC) up to large-scale DAQ systems. We have implemented an embedded protocol stack for a Field Programmable Gate Array (FPGA) capable of high-throughput data transmission and clock synchronization. A versatile stack architecture for the User Datagram Protocol (UDP) and Internet Control Message Protocol (ICMP) over Internet Protocol (IP) such as Address Resolution Protocol (ARP) as well as Precision Time Protocol (PTP) is presented. With a point-to-point connection to a host in a MicroTCA system we achieved the theoretical maximum data throughput limited by UDP both for 1000BASE-T and 1000BASE-KX links. Furthermore, we show that the random jitter of a synchronous clock over a 1000BASE-T link for a PTP application is below 60 ps.
引用
收藏
页数:18
相关论文
共 50 条
  • [1] Research and implementation of gigabit ethernet IP core based on FPGA and UDP/IP protocol stack
    Liu, Boyang
    BASIC & CLINICAL PHARMACOLOGY & TOXICOLOGY, 2019, 125 : 227 - 228
  • [2] Gigabit Ethernet Controller Implementation Based on Hardware Protocol Stack
    Xu, Guanghui
    Xu, Guangjie
    Huang, Ru
    2ND INTERNATIONAL SYMPOSIUM ON COMPUTER NETWORK AND MULTIMEDIA TECHNOLOGY (CNMT 2010), VOLS 1 AND 2, 2010, : 791 - 793
  • [3] Implementation of a TV Studio Based on Ethernet and the IP Protocol Stack
    Montalvo, Luis
    Mace, Gael
    Chapel, Claude
    Defrance, Serge
    Tapie, Thierry
    Le Roux, Jean
    BMSB: 2009 IEEE INTERNATIONAL SYMPOSIUM ON BROADBAND MULTIMEDIA SYSTEMS AND BROADCASTING, VOLS 1 AND 2, 2009, : 100 - 128
  • [4] Ethernet for High-Throughput Computing at CERN
    Krawczyk, Rafal
    Colombo, Tommaso
    Neufeld, Niko
    Pisani, Flavio
    Valat, Sebastien
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2022, 33 (12) : 3640 - 3650
  • [5] An analysis of FPGA-based UDP/IP stack parallelism for embedded Ethernet connectivity
    Lofgren, Andreas
    Lodesten, Lucas
    Sjoholm, Stefan
    Hansson, Hans
    NORCHIP 2005, PROCEEDINGS, 2005, : 94 - 97
  • [6] Reconfigurable Hardware Implementation of Gigabit UDP/IP Stack Based on Spartan-6 FPGA
    Mahmoodi, Mohammad Reza
    Sayedi, Sayed Masoud
    Mahmoodi, Batul
    2014 6TH INTERNATIONAL CONFERENCE ON INFORMATION TECHNOLOGY AND ELECTRICAL ENGINEERING (ICITEE), 2014, : 370 - 375
  • [7] Comparison of UDP Transmission Performance Between IP-Over-InfiniBand and 10-Gigabit Ethernet
    Bortolotti, Daniela
    Carbone, Angelo
    Galli, Domenico
    Lax, Ignazio
    Marconi, Umberto
    Peco, Gianluca
    Perazzini, Stefano
    Vagnoni, Vincenzo Maria
    Zangoli, Maria
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2011, 58 (04) : 1606 - 1612
  • [8] Uncooled, high speed DFB lasers for Gigabit Ethernet applications
    Paoletti, R
    Meliga, M
    PHYSICS AND SIMULATION OF OPTOELECTRONIC DEVICES X, 2002, 4646 : 7 - 18
  • [9] High-Throughput Synchronous Deep RL
    Liu, Iou-Jen
    Yeh, Raymond A.
    Schwing, Alexander G.
    ADVANCES IN NEURAL INFORMATION PROCESSING SYSTEMS 33, NEURIPS 2020, 2020, 33
  • [10] FSO links using high sensitivity gigabit combinational sensors and an adaptive high-throughput error-correction protocol
    Ferraro, Mike S.
    Mahon, Rita
    Murphy, James L.
    Dexter, James L.
    Rabinovich, William S.
    Thomas, Linda M.
    Moore, Christopher I.
    Clark, William R.
    Waters, William D.
    Vaccaro, Kenneth
    McCourt, Ryan
    FREE-SPACE LASER COMMUNICATION AND ATMOSPHERIC PROPAGATION XXX, 2018, 10524