An Efficient FPGA Implementation of a DT-CNN for Small Image Gray-scale Pre-processing

被引:1
|
作者
Albo-Canals, J. [1 ]
Villasante-Bembibre, Jose A. [1 ]
Riera-Babures, Jordi [1 ]
Fernandez-Garcia, N. A. [2 ]
Brea, Victor M. [2 ]
机构
[1] La Salle Univ Ramon Llull, LIFAELS, E-08022 Barcelona, Spain
[2] Univ Santiago Compostela, Dept Elect & Computat, E-15782 Santiago, Spain
关键词
D O I
10.1109/ECCTD.2009.5275114
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents an 8-bit FPGA implementation of a Discrete Time Cellular Neural Network (DTCNN) suitable for small image gray-scale pre-processing (simple operations with high computational burden). It uses Split&Shift techniques to have a 31 x 31 grid that processes more than 2500 images per second. As this work evolves from a previous binary DTCNN implementation, results are compared in terms of area occupancy, routing complexity and processing time. Several design techniques have been applied to optimize the VHDL implementation on an Altera Stratix II-EP2S60F484C5 FPGA device. Moreover, as technology independent description allows easy migration to other devices or vendors, the benefits of FPGA technology evolution are discussed, focusing on DTCNN implementations.
引用
收藏
页码:839 / +
页数:2
相关论文
共 50 条
  • [1] High performance implementation of an FPGA-based sequential DT-CNN
    Javier Martinez-Alvarez, J.
    Javier Garrigos-Guerrero, F.
    Javier Toledo-Moreo, F.
    Manuel Ferrandez-Vicente, J.
    NATURE INSPIRED PROBLEM-SOLVING METHODS IN KNOWLEDGE ENGINEERING, PT 2, PROCEEDINGS, 2007, 4528 : 1 - +
  • [2] Implementation of a discrete cellular neuron model (DT-CNN) architecture on FPGA
    Martínez, JJ
    Toledo, FJ
    Ferrández, JM
    BIOENGINEERED AND BIOINSPIRED SYSTEMS II, 2005, 5839 : 332 - 340
  • [3] FPGA Implementation of Stereoscopic Image Proceesing Architecture base on the Gray-Scale Projection
    Kim, Hi-Seok
    Kim, Sea-Ho
    Go, Won-Ki
    Cho, Sang-Bock
    2012 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2012, : 509 - 512
  • [4] A filter of concentric shapes for image recognition and its implementation in a modified DT-CNN
    Sandoval, H
    Hattori, T
    Kitagawa, S
    Chigusa, Y
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2001, E84A (09) : 2189 - 2197
  • [5] Infrared Image Pre-Processing and IR/RGB Registration with FPGA Implementation
    Lielamurs, Edgars
    Cvetkovs, Andrejs
    Novickis, Rihards
    Ozols, Kaspars
    ELECTRONICS, 2023, 12 (04)
  • [6] Efficient Implementation of Pre-Processing Techniques for Image Forgery Detection
    Baumy, Amira
    Abdalla, Mahmoud
    Soiliman, Naglaa. F.
    Abd El-Samie, Fathi E.
    2017 PROCEEDINGS OF THE JAPAN-AFRICA CONFERENCE ON ELECTRONICS, COMMUNICATIONS, AND COMPUTERS (JAC-ECC), 2017, : 53 - 56
  • [7] Measurement Errors in Processing of Binary and Gray-Scale Image
    Mironova, T. V.
    OPTOELECTRONICS INSTRUMENTATION AND DATA PROCESSING, 2014, 50 (05) : 498 - 504
  • [8] Implementation of binary and gray-scale mathematical morphology on the CNN universal machine
    Zarandy, A
    Stoffels, A
    Roska, T
    Chua, LO
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-FUNDAMENTAL THEORY AND APPLICATIONS, 1998, 45 (02): : 163 - 168
  • [9] Research of Image Pre-processing Algorithm Based on FPGA
    Yang Yongjin
    Zhou Xinmei
    Xiang Zhongfan
    INTERNATIONAL JOURNAL ON SMART SENSING AND INTELLIGENT SYSTEMS, 2013, 6 (04): : 1499 - 1515
  • [10] Research of image pre-processing algorithm based on FPGA
    Yongjin, Y. (yangyongjin007@163.com), 1600, Exeley Inc (06):