Optimized Scalable Hardware Architecture for Modular Addition and Subtraction in Dual-Field

被引:0
|
作者
Qin Fan [1 ]
Yang Xiao-hui [1 ]
Dai Zi-bin [1 ]
机构
[1] Informat Engn Univ, Inst Elect Technol, Zhengzhou 450004, Peoples R China
关键词
Modular Addition; Modular Subtraction; Public Key Cryptograph;
D O I
10.1109/IEEC.2009.142
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Modular addition and subtraction are applied in every Public Key Cryptography (PKC), such as RSA and ECC. But they are time consuming operations with delay of long carry and borrow propagations when the operands are great numbers. An optimized scalable and unified hardware architecture is proposed in this paper to work with any precision operands for both prime and binary extension finite fields, and modular addition and subtraction are integrated into one single hardware architecture. For obtaining performance results, our work is captured in VerilogHDL and implemented under 0.18 mu m CMOS technology. The results indicate that the scalable and unified hardware architecture in our work can work at high clock frequency compared with fixed designs when the operands are large number and the clock-frequency is falling slowly while the width of data path is increasing.
引用
收藏
页码:650 / 653
页数:4
相关论文
共 19 条
  • [1] Design of Scalable Hardware Architecture for Dual-field Montgomery Modular Inverse Computation
    Sun, Wanzhong
    Chen, Lin
    PROCEEDINGS OF THE 2009 PACIFIC-ASIA CONFERENCE ON CIRCUITS, COMMUNICATIONS AND SYSTEM, 2009, : 409 - 412
  • [2] Scalable Hardware Architecture for Montgomery Inversion Computation in Dual-Field
    Dai Zi-bin
    Qin Fan
    Yang Xiao-hui
    2009 WASE INTERNATIONAL CONFERENCE ON INFORMATION ENGINEERING, ICIE 2009, VOL II, 2009, : 206 - 209
  • [3] A dual-field modular division algorithm and architecture for application specific hardware
    Tawalbeh, LA
    Tenca, AF
    Park, S
    Koç, CK
    CONFERENCE RECORD OF THE THIRTY-EIGHTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1 AND 2, 2004, : 483 - 487
  • [4] Research and Hardware Design of Scalable Dual-Field Montgomery Modular Inversion Algorithm
    Chen Lin
    Sun Wan-zhong
    Chen Xing-yuan
    Zhou Chao
    INFORMATION TECHNOLOGY FOR MANUFACTURING SYSTEMS II, PTS 1-3, 2011, 58-60 : 1007 - 1012
  • [5] Research and Design of Add-Based Length-Scalable Dual-Field Modular Multiplication-Addition-Subtraction
    Li, Jiamin
    Li, Wei
    Dai, Zibin
    Yi, Suwen
    Zhou, Shie
    2017 2ND IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS AND MICROSYSTEMS (ICICM), 2017, : 48 - 52
  • [6] Design and research of dual-field scalable modular multiplier
    School of Optical and Electronic Information, Huazhong University of Science and Technology, Wuhan
    430074, China
    Huazhong Ligong Daxue Xuebao, 9 (51-54):
  • [7] A Scalable and Efficient Hardware Architecture for Montgomery Modular Division in Dual Field
    Yi, Suwen
    Li, Wei
    Dai, Zibin
    PROCEEDINGS OF 2016 10TH IEEE INTERNATIONAL CONFERENCE ON ANTI-COUNTERFEITING, SECURITY, AND IDENTIFICATION (ASID), 2016, : 34 - 38
  • [8] A Unified, Scalable Dual-Field Montgomery Multiplier architecture for ECCs
    Sun, Wanzhong
    Dai, Zibin
    Ren, Nianmin
    2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 1873 - +
  • [9] Fast dual-field modular arithmetic logic unit and its hardware implementation
    Sakiyama, Kazuo
    Preneel, Bart
    Verbauwhede, Ingrid
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 787 - +
  • [10] Dual-field multiplier architecture for cryptographic applications
    Savas, E
    Tenca, AF
    Koç, ÇK
    CONFERENCE RECORD OF THE THIRTY-SEVENTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1 AND 2, 2003, : 374 - 378