Minimizing phase noise variation in CMOS ring oscillators

被引:3
|
作者
Srinivasan, V [1 ]
Islam, SK
Blalock, BJ
机构
[1] Georgia Inst Technol, Sch Elect & Comp Engn, Atlanta, GA 30332 USA
[2] Univ Tennessee, Dept Elect & Comp Engn, Knoxville, TN 37996 USA
关键词
phase noise; timing jitter; ring oscillator;
D O I
10.1023/A:1022514002482
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The variation of phase noise across the frequency of operation of a CMOS ring oscillator is described analytically. The delay element of the ring oscillator considered comprises of a source-coupled differential pair with an active load element. In this circuit topology where the frequency of oscillation is varied by changing the resistance of the load, theory derived in this work predicts that phase noise will remain constant if constant output swing is maintained. Such an oscillator is designed in a 0.5 mum CMOS process and the simulation results verify the theoretical analysis. Consequently, an oscillator design methodology is provided that dramatically reduces the phase noise optimization problem to just one frequency within the oscillator's output frequency range.
引用
收藏
页码:259 / 263
页数:5
相关论文
共 50 条
  • [1] Minimizing Phase Noise Variation in CMOS Ring Oscillators
    Venkatesh Srinivasan
    Syed K. Islam
    Benjamin J. Blalock
    Analog Integrated Circuits and Signal Processing, 2003, 34 : 259 - 263
  • [2] Phase noise and jitter in CMOS ring oscillators
    Abidi, Asad A.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (08) : 1803 - 1816
  • [3] An Accurate Analysis of Phase Noise in CMOS Ring Oscillators
    Pepe, Federico
    Andreani, Pietro
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2019, 66 (08) : 1292 - 1296
  • [4] Comparisons of Phase Noise Models of CMOS Ring Oscillators
    Leung, Bosco
    2008 51ST MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2008, : 145 - 148
  • [5] Phase noise in multi-gigahertz CMOS ring oscillators
    Hajimiri, A
    Limotyrakis, S
    Lee, TH
    IEEE 1998 CUSTOM INTEGRATED CIRCUITS CONFERENCE - PROCEEDINGS, 1998, : 49 - 52
  • [6] Complements on Phase Noise Analysis and Design of CMOS Ring Oscillators
    Cronin, Timothy
    Pepe, Domenico
    Zito, Domenico
    2012 19th IEEE International Conference on Electronics, Circuits and Systems (ICECS), 2012, : 793 - 796
  • [7] Design of low-phase-noise CMOS ring oscillators
    Dai, L
    Harjani, R
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2002, 49 (05): : 328 - 338
  • [8] Phase noise in dual inverter-based CMOS ring oscillators
    Samadian, Sohrab
    Green, Michael M.
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 1679 - 1682
  • [9] Phase noise in inverter-based & differential CMOS ring oscillators
    Abidi, AA
    Samadian, S
    CICC: PROCEEDINGS OF THE IEEE 2005 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2005, : 457 - 460
  • [10] Investigating the Effects of the Number of Stages on Phase Noise in CMOS Ring Oscillators
    Zhu, Wei-Jie
    Ma, Jian-Guo
    PROCEEDINGS OF THE 2009 12TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC 2009), 2009, : 497 - 500