A practical cut-based physical retiming algorithm for field programmable gate arrays

被引:0
|
作者
Suaris, Peter [1 ]
Wang, Dongsheng [1 ]
Chou, Nan-Chi [1 ]
机构
[1] Mentor Graph Corp, Wilsonville, OR 97007 USA
关键词
D O I
10.1145/1120725.1120783
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a heuristic cut-based retiming algorithm for FPGA designs. It handles complex retiming constraints including timing, architectural and structural constraints; improves retimeability by incorporating logic resynthesis; and efficiently integrates with incremental placement. Thus, the algorithm improves timing compliance by allowing groups of registers to be rapidly retimed across blocks of combinational logic in the physical domain without violating any complex constraints. Experiments have shown that this algorithm can improve the performance of FPGA designs by 16% on average, while achieving a 61.7% speedup in terms of runtime compared with classic retiming algorithms.
引用
收藏
页码:1027 / 1030
页数:4
相关论文
共 50 条
  • [41] DBPM signal processing with field programmable gate arrays
    Lai Longwei
    Leng Yongbin
    Yi Xing
    Yan Yingbing
    Zhang Ning
    Yang Guisen
    Wang Baopeng
    Xiong Yun
    NUCLEAR SCIENCE AND TECHNIQUES, 2011, 22 (03) : 129 - 133
  • [42] LOGIC SYNTHESIS FOR FIELD-PROGRAMMABLE GATE ARRAYS
    HWANG, TT
    OWENS, RM
    IRWIN, MJ
    WANG, KH
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1994, 13 (10) : 1280 - 1287
  • [43] SYNTHESIS METHODS FOR FIELD-PROGRAMMABLE GATE ARRAYS
    SANGIOVANNIVINCENTELLI, A
    ELGAMAL, A
    ROSE, J
    PROCEEDINGS OF THE IEEE, 1993, 81 (07) : 1057 - 1083
  • [44] The application of field programmable gate arrays in engineering education
    Kuczborski, W
    3RD GLOBAL CONGRESS ON ENGINEERING EDUCATION, CONGRESS PROCEEDINGS, 2002, : 319 - 321
  • [45] Design issues in field programmable gate arrays (FPGAs)
    Abd-El-Barr, M
    Vranesic, Z
    ICM'99: ELEVENTH INTERNATIONAL CONFERENCE ON MICROELECTRONICS - PROCEEDINGS, 1999, : 169 - 172
  • [46] Reliability of field programmable magnetic logic gate arrays
    Reiss, G
    Meyners, D
    APPLIED PHYSICS LETTERS, 2006, 88 (04) : 1 - 3
  • [47] Empowering Parallel Computing with Field Programmable Gate Arrays
    D'Hollander, Erik H.
    PARALLEL COMPUTING: TECHNOLOGY TRENDS, 2020, 36 : 16 - 31
  • [48] Fault injection emulator for Field Programmable Gate Arrays
    Slaughter, T
    Stroud, C
    Emmert, J
    Skaggs, B
    RECONFIGURABLE TECHNOLOGY: FPGAS AND RECONFIGURABLE PROCESSORS FOR COMPUTING AND COMMUNICATIONS III, 2001, 4525 : 1 - 9
  • [49] Implementation of control algorithms in field programmable gate arrays
    Petko, Maciej
    Karpiel, Grzegorz
    2007 IEEE/ASME INTERNATIONAL CONFERENCE ON ADVANCED INTELLIGENT MECHATRONICS, VOLS 1-3, 2007, : 204 - +
  • [50] Application of field programmable gate arrays to space projects
    Chiba, K
    Sakaide, Y
    Kuboyama, S
    Sugimoto, K
    EECC'97 - PROCEEDINGS OF THE THIRD ESA ELECTRONIC COMPONENTS CONFERENCE, 1997, 395 : 471 - 474