DCOS: Cache embedded switch architecture for distributed shared memory multiprocessor SoCs

被引:0
|
作者
Kim, Daewook [1 ]
Kim, Manho [1 ]
Sobelman, Gerald E. [1 ]
机构
[1] Univ Minnesota, Dept Elect & Comp Engn, Minneapolis, MN 55455 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Shared memory is a common inter-processor communication paradigm for on-chip multiprocessor SoC (MPSoC) platforms. The latency overhead of switch-based interconnection networks; plays a critical role in shared memory MPSoC designs. In this paper, we propose a directory-cache embedded switch architecture with distributed shared cache and distributed shared memory. It is able to reduce. the. number of home node cache accesses, which results in a reduction in the inter-cache transfer time and the total execution time. Simulation results verify that the proposed methodology can improve performance substantially over a design in which directory caches are not embedded in the switches.
引用
收藏
页码:979 / +
页数:2
相关论文
共 50 条
  • [1] Introducing the SCSD "shared cache for shared data" multiprocessor architecture
    Mekhiel, NN
    INTERNATIONAL SOCIETY FOR COMPUTERS AND THEIR APPLICATIONS 10TH INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED COMPUTING SYSTEMS, 1997, : 407 - 411
  • [2] An efficient thread architecture for a distributed shared memory on symmetric multiprocessor clusters
    Chang, JB
    Tsai, YJ
    Shieh, CK
    Chung, PC
    1998 INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED SYSTEMS, PROCEEDINGS, 1998, : 816 - 823
  • [3] Shared Cache Allocation Based on Fairness in a Chip Multiprocessor Architecture
    Wang, Dongfang
    Li, Jingmei
    ADVANCED HYBRID INFORMATION PROCESSING, 2018, 219 : 501 - 504
  • [4] Quality of Service Shared Cache Management in Chip Multiprocessor Architecture
    Guo, Fei
    Solihin, Yan
    Zhao, Li
    Iyer, Ravishankar
    ACM TRANSACTIONS ON ARCHITECTURE AND CODE OPTIMIZATION, 2010, 7 (03)
  • [5] A hybrid approach to the test of cache memory controllers embedded in SoCs
    Perez, W. J.
    Velasco, J.
    Ravotto, D.
    Sanchez, E.
    Reorda, M. Sonza
    14TH IEEE INTERNATIONAL ON-LINE TESTING SYMPOSIUM, PROCEEDINGS, 2008, : 143 - 148
  • [6] Dependability evaluation of a distributed shared memory multiprocessor system
    Rabah, M
    Kanoun, K
    DEPENDABLE COMPUTING - EDCC-3, 1999, 1667 : 42 - 59
  • [7] CACHE-BASED ERROR RECOVERY FOR SHARED MEMORY MULTIPROCESSOR SYSTEMS
    WU, KL
    FUCHS, WK
    PATEL, JH
    PROCEEDINGS OF THE 1989 INTERNATIONAL CONFERENCE ON PARALLEL PROCESSING, VOL 1: ARCHITECTURE, 1989, : I159 - I166
  • [8] Performance Improvement of the Two Dimensional Broadcast-based Distributed Shared Memory Multiprocessor Architecture
    Abasikeles, Ipek
    Akay, M. Fatih
    ICECCO'12: 9TH INTERNATIONAL CONFERENCE ON ELECTRONICS, COMPUTER AND COMPUTATION, 2012, : 159 - 162
  • [9] A novel Chip-Multiprocessor Architecture with optically interconnected shared L1 Optical Cache Memory
    Maniotis, P.
    Gitzenis, S.
    Tassiulas, L.
    Pleros, N.
    2014 OPTICAL FIBER COMMUNICATIONS CONFERENCE AND EXHIBITION (OFC), 2014,
  • [10] THE SHARED-MEMORY LANGUAGE PSATHER ON A DISTRIBUTED-MEMORY MULTIPROCESSOR
    FELDMAN, JA
    LIM, CC
    RAUBER, T
    SIGPLAN NOTICES, 1993, 28 (01): : 17 - 20