Evaluation of WCDMA Receiver Baseband Processing on a Multi-Processor System-on-Chip

被引:0
|
作者
Fazal, Rizwan [1 ]
Hussain, Waqar [1 ]
Ahonen, Tapani [1 ]
Nurmi, Jari [1 ]
机构
[1] Tampere Univ Technol, Dept Elect & Commun Engn, FIN-33101 Tampere, Finland
关键词
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
In this paper, we have described the mapping of four important kernels that are multi-path estimation, demodulation, channel estimation and symbol demapping on a Multi-Processor System-on-Chip (MPSoC) platform. These kernels are important steps to be performed by the receiver working on Wide band Code-Division Multiple Access (WCDMA) standard. At first, we mapped all of these kernels on a single Reduced Instruction Set Computing (RISC) processor and later on an MPSoC to compare the performance between the two implementations. Based on our implementation, we measured the speed-up achieved for using MPSoC platforms. If we analyze the performance difference in total, a speed-up of 6.3X is achieved between the single processing core and the multicore platform with nine cores.
引用
收藏
页数:7
相关论文
共 50 条
  • [1] Runtime adaptive multi-processor system-on-chip:: RAMPSoC
    Goehringer, Diana
    Huebner, Michael
    Schatz, Volker
    Becker, Juergen
    [J]. 2008 IEEE INTERNATIONAL SYMPOSIUM ON PARALLEL & DISTRIBUTED PROCESSING, VOLS 1-8, 2008, : 3236 - 3242
  • [2] Parallel Processing of Sequential Media Algorithms on Heterogeneous Multi-Processor System-on-Chip
    Zhao, Peng
    Wang, Dawei
    Yan, Ming
    Li, Sikun
    [J]. JOURNAL OF COMPUTERS, 2009, 4 (06) : 477 - 484
  • [3] A Parallel Genetic Algorithm on a Multi-Processor System-on-Chip
    Ferreira, Rubem Euzebio
    Mourelle, Luiza de Macedo
    Nedjah, Nadia
    [J]. TRENDS IN APPLIED INTELLIGENT SYSTEMS, PT II, PROCEEDINGS, 2010, 6097 : 164 - +
  • [4] Comparative Analysis of Middleware for Multi-Processor System-on-Chip (MPSoC)
    Jallad, Abdul-Halim Mufid
    Mohammad, Lubna Badri
    [J]. 2013 9TH INTERNATIONAL CONFERENCE ON INNOVATIONS IN INFORMATION TECHNOLOGY (IIT), 2013,
  • [5] Reusing existing resources for testing a multi-processor system-on-chip
    Lee, Seung Eun
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 2013, 100 (03) : 355 - 370
  • [6] Real-Time Execution Monitoring on Multi-Processor System-on-Chip
    Holma, Kalle
    Arpinen, Tero
    Salminen, Erno
    Hannikainen, Marko
    Hamalainen, Timo D.
    [J]. 2008 INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP, PROCEEDINGS, 2008, : 23 - 28
  • [7] Arduino-based IDE for Embedded Multi-processor System-on-Chip
    Halim, Dareen K.
    Ming, Tang Chong
    Song, Ng Mow
    Hartono, Dicky
    [J]. PROCEEDINGS OF 2019 5TH INTERNATIONAL CONFERENCE ON NEW MEDIA STUDIES (CONMEDIA 2019), 2019, : 135 - 138
  • [8] Real-time execution monitoring on multi-processor system-on-chip
    Holma, Kalle
    Arpinen, Tero
    Salminen, Erno
    Hännikäinen, Marko
    Hämäläinen, Timo D.
    [J]. 2008 International Symposium on System-on-Chip Proceedings, SOC 2008, 2008,
  • [9] A Framework for Task Scheduling and Memory Partitioning for Multi-Processor System-on-Chip
    Salamy, Hassan
    Ramanujam, J.
    [J]. HIGH PERFORMANCE EMBEDDED ARCHITECTURES AND COMPILERS, PROCEEDINGS, 2009, 5409 : 263 - +
  • [10] Component-based Specification for Multi-Processor System-on-Chip Design
    Zadrija, Valentina
    Sruk, Vlado
    [J]. MELECON 2010: THE 15TH IEEE MEDITERRANEAN ELECTROTECHNICAL CONFERENCE, 2010, : 1044 - 1049