MPSoCs for real-time neural signal decoding: A low-power ASIP-based implementation

被引:2
|
作者
Meloni, Paolo [1 ]
Palumbo, Francesca [2 ]
Rubattu, Claudio [1 ]
Tuveri, Giuseppe [1 ]
Pani, Danilo [1 ]
Raffo, Luigi [1 ]
机构
[1] Univ Cagliari, Dipartimento Ingn Elettr & Elettron, I-09123 Cagliari, Italy
[2] Univ Sassari, Grp Ingn Informaz, PolComIng, I-07100 Sassari, Italy
关键词
Neural signal processing; MPSoC; ASIP; parallel processing; low-power; WAVELET TRANSFORM; SPIKE DETECTION; ALGORITHM; SYSTEM;
D O I
10.1016/j.micpro.2016.01.017
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper we target the design of a dedicated low-power computing platform for neuroprosthetic applications. The system must be capable of decoding the information encoded in neural signals, to extract the patients' motion intention. To this aim, a highly-portable and reliable integrated processing device is required. However, a commonly acknowledged design methodology, to be used in such kind of design cases, is still not available in literature. In this work, we propose and assess the adoption of the MPSoC paradigm as a prospective solution. We present a design-case of a custom MPSoC integrated solution, implementing an on-line neural signal decoding algorithm. The proposed system executes parallel software tasks onto customized ASIP processing cores. Experimental results, obtained by placement- and activity aware power evaluations carried out using an industrial 40 nm technology node as a reference, assess that the performance and power-related features of the designed architecture are compliant with the implantability constraints and with the battery lifetime required for real-life use. Moreover, besides the effectiveness of the proposed solution, this paper demonstrates also that custom heterogeneous MPSoCs can successfully challenge ultra-low power bio-medical signal processing problem. (C) 2016 Elsevier B.V. All rights reserved.
引用
收藏
页码:67 / 80
页数:14
相关论文
共 50 条
  • [1] Exploring Custom Heterogeneous MPSoCs for Real-Time Neural Signal Decoding
    Meloni, Paolo
    Tuveri, Giuseppe
    Pani, Danilo
    Raffo, Luigi
    Palumbo, Francesca
    [J]. PROCEEDINGS OF THE 2015 CONFERENCE ON DESIGN & ARCHITECTURES FOR SIGNAL & IMAGE PROCESSING, 2015, : 36 - 43
  • [2] ASIP-based reconfigurable architectures for power-efficient and real-time image/video processing
    Sergio Saponara
    Michele Casula
    Luca Fanucci
    [J]. Journal of Real-Time Image Processing, 2008, 3 : 201 - 216
  • [3] ASIP-based reconfigurable architectures for power-efficient and real-time image/video processing
    Saponara, Sergio
    Casula, Michele
    Fanucci, Luca
    [J]. JOURNAL OF REAL-TIME IMAGE PROCESSING, 2008, 3 (03) : 201 - 216
  • [4] REAL-TIME H.264 ENCODER IMPLEMENTATION ON A LOW-POWER DIGITAL SIGNAL PROCESSOR
    Yang, Ming-Jiang
    Tham, Jo-Yew
    Rahardja, Susanto
    Wu, Da-Jun
    [J]. ICME: 2009 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO, VOLS 1-3, 2009, : 1150 - 1153
  • [5] Real-ime neural signal decoding on heterogeneous MPSocs based on VLIW ASIPs
    Meloni, Paolo
    Rubattu, Claudio
    Tuveri, Giuseppe
    Pani, Danilo
    Raffo, Luigi
    Palumbo, Francesca
    [J]. JOURNAL OF SYSTEMS ARCHITECTURE, 2017, 76 : 89 - 101
  • [6] Low-Power Real-Time Sequential Processing with Spiking Neural Networks
    Liyanagedera, Chamika Mihiranga
    Nagaraj, Manish
    Ponghiran, Wachirawit
    Roy, Kaushik
    [J]. 2023 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS, 2023,
  • [7] A Custom MPSoC Architecture With Integrated Power Management for Real-Time Neural Signal Decoding
    Carta, Nicola
    Meloni, Paolo
    Tuveri, Giuseppe
    Pani, Danilo
    Raffo, Luigi
    [J]. IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2014, 4 (02) : 230 - 241
  • [8] The Implementation of a Low-Power Biomedical Signal Processor for Real-Time Epileptic Seizure Detection on Absence Animal Models
    Chen, Tsan-Jieh
    Chiueh, Herming
    Liang, Sheng-Fu
    Chang, Shun-Ting
    Jeng, Chi
    Hsu, Yu-Cheng
    Chien, Tzu-Chieh
    [J]. IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2011, 1 (04) : 613 - 621
  • [9] Evolutionary Techniques for Precise and Real-Time Implementation of Low-Power FIR Filters
    Stefatos, Evangelos F.
    Arslan, Tughrul
    Hamilton, Alister
    [J]. 2008 IEEE CONGRESS ON EVOLUTIONARY COMPUTATION, VOLS 1-8, 2008, : 2701 - +
  • [10] Low-Power Real-Time ECG Baseline Wander Removal: Hardware Implementation
    Guven, Onur
    Eftekhar, Amir
    Kindt, Wilko
    Constandinou, Timothy G.
    [J]. 2017 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2017,