Charge collection in submicron CMOS/SOI technology

被引:9
|
作者
Musseau, O [1 ]
Ferlet-Cavrois, V
Campbell, AB
Knudson, AR
Stapor, WJ
McDonald, PT
Pelloie, JL
Raynaud, C
机构
[1] CEA, Bruyeres Le Chatel, France
[2] Naval Res Lab, Washington, DC USA
[3] SFA Inc, Landover, MD 20785 USA
[4] ICI, Mclean, VA USA
[5] CEA, LETI, Grenoble, France
关键词
D O I
10.1109/23.659027
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We present experimental measurements of charge collection spectroscopy from high energy ion strikes in submicron CMOS/SOI devices. Due to the specific structure of SOI technology, with symmetrical source and drain junctions, a direct equivalence between upset mechanism and charge collection is established. The bipolar mechanism, responsible for the amplification of the deposited charge is discussed based on 2D device simulations. Based on the experimental data we determine qualitatively the influence of transistor geometry on the bipolar gain. Finally the limits of the usual SEU concepts (LET threshold and cross section) are discussed for scaled devices.
引用
收藏
页码:2124 / 2133
页数:10
相关论文
共 50 条
  • [1] Charge collection in submicron CMOS/SOI technology
    CEA Bruyeres le Chatel, Bruyeres le Chatel, France
    [J]. IEEE Trans Nucl Sci, 6 pt 1 (2124-2133):
  • [2] Charge collection and charge sharing in a 130 nm CMOS technology
    Amusan, Oluwole A.
    Witulski, Arthur F.
    Massengill, Lloyd W.
    Bhuva, Bharat L.
    Fleming, Patrick R.
    Alles, Michael L.
    Sternberg, Andrew L.
    Black, Jeffrey D.
    Schrimpf, Ronald D.
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2006, 53 (06) : 3253 - 3258
  • [3] THIN-FILM SOI TECHNOLOGY - THE SOLUTION TO MANY SUBMICRON CMOS PROBLEMS
    COLINGE, JP
    [J]. 1989 INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST, 1989, : 817 - 820
  • [4] SEU critical charge and sensitive area in a submicron CMOS technology
    Detcheverry, C
    Dachs, C
    Lorfevre, E
    Sudre, C
    Bruguier, G
    Palau, JM
    Gasiot, J
    Ecoffet, R
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1997, 44 (06) : 2266 - 2273
  • [5] Power efficient charge pump in deep submicron standard CMOS technology
    Pelliconi, R
    Iezzi, D
    Baroni, A
    Pasotti, M
    Rolandi, PL
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (06) : 1068 - 1071
  • [6] A SUBMICRON ANALOG CMOS TECHNOLOGY
    GREGOR, RW
    OBRIEN, KJ
    WESLEY, GR
    STINEBAUGH, WH
    CHEW, H
    LEUNG, CW
    [J]. PROCEEDINGS OF THE IEEE 1989 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1989, : 527 - 530
  • [7] Electrical characterization and reliability of submicron SOI CMOS technology in the extended temperature range (to 300 °C)
    Petrosyants, Konstantin O.
    Kharitonov, Igor A.
    Lebedev, Sergey V.
    Sambursky, Lev M.
    Safonov, Sergey O.
    Stakhin, Veniamin G.
    [J]. MICROELECTRONICS RELIABILITY, 2017, 79 : 416 - 425
  • [8] Design Considerations of Charge Pump for Antenna Switch Controller With SOI CMOS Technology
    Yu, Kai
    Li, Sizhen
    Zhang, Gary
    Zhang, Zhihao
    Tong, Qiaoling
    Zou, Xuecheng
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2017, 64 (03) : 229 - 233
  • [9] Impact of Surface Recombination on Single-Event Charge Collection in an SOI Technology
    Tonigan, Andrew M.
    Ball, Dennis, Jr.
    Vizkelethy, Gyorgy
    Black, Jeffrey
    Black, Dolores
    Trippe, James
    Bielejec, Edward
    Alles, Michael L.
    Reed, Robert
    Schrimpf, Ronald D.
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2021, 68 (03) : 305 - 311
  • [10] ESD design for deep submicron SOI technology
    Duvvury, C
    Amerasekera, A
    Joyner, K
    Ramaswamy, S
    Young, S
    [J]. 1996 SYMPOSIUM ON VLSI TECHNOLOGY: DIGEST OF TECHNICAL PAPERS, 1996, : 194 - 195