Hardware-assisted Syntax Decoding Model for Software AVC/H.264 Decoders

被引:0
|
作者
Wu, Ming-Ju [1 ]
Chen, Yi-Tseng [1 ]
Tsai, Chun-Jen [1 ]
机构
[1] Natl Chiao Tung Univ, Dept Comp Sci, Hsinchu, Taiwan
关键词
D O I
10.1109/ISCAS.2009.5117985
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we have proposed an efficient hardware-assisted syntax decoding model for software-based video decoder. The proposed syntax decoding model is a generic model for different video codec standards. The syntax decoding process is divided into codec-dependent high-level syntax parser and generic entropy decoding engines. Currently, the design is implemented specifically for the support of AVC/H.264 standard (for both CAVLC and CABAC acceleration). Nevertheless, the design of the proposed syntax decoding model has the potential of becoming the design of a flexible bitstream parser, which is the most challenging problem in the MPEG Reconfigurable Video Coding (RVC) Framework A Virtex-5 FPGA development board is used to implement and verify the full hardware-software system (including the hardware entropy engines and the software syntax parser and macroblock data reconstruction modules extracted from JM12.2).
引用
收藏
页码:1233 / 1236
页数:4
相关论文
共 50 条
  • [1] Combined decoding and flexible transform designs for effective H.264/AVC decoders
    Chao, Yi-Chih
    Wei, Shih-Tse
    Yang, Jar-Ferr
    Liu, Bin-Da
    [J]. 2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 3135 - 3138
  • [2] Frame concealment for H.264/AVC decoders
    Baccichet, P
    Bagni, D
    Chimienti, A
    Pezzoni, L
    Rovati, F
    [J]. ICCE: 2005 INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS, DIGEST OF TECHNICAL PAPERS, 2005, : 329 - 330
  • [3] Frame concealment for H.264/AVC decoders
    Baccichet, P
    Bagni, D
    Chimienti, A
    Pezzoni, L
    Rovati, FS
    [J]. IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2005, 51 (01) : 227 - 233
  • [4] Hardware design of motion data decoding process for H.264/AVC
    Yoo, Kiwon
    Sohn, Kwanghoon
    [J]. SIGNAL PROCESSING-IMAGE COMMUNICATION, 2010, 25 (03) : 208 - 223
  • [5] A Hardware Architecture of CABAC Encoding and Decoding with Dynamic Pipeline for H.264/AVC
    Lingfeng Li
    Yang Song
    Shen Li
    Takeshi Ikenaga
    Satoshi Goto
    [J]. Journal of Signal Processing Systems, 2008, 50 : 81 - 95
  • [6] A hardware architecture of CABAC encoding and decoding with dynamic pipeline for H.264/AVC
    Li, Lingfeng
    Song, Yang
    Li, Shen
    Ikenaga, Takeshi
    Goto, Satoshi
    [J]. JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2008, 50 (01): : 81 - 95
  • [7] A flexible architecture for image reconstruction in H.264/AVC decoders
    Luczak, A
    Garstecki, P
    [J]. PROCEEDINGS OF THE 2005 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOL 1, 2005, : 217 - 220
  • [8] An hardware efficient deblocking filter for H.264/AVC
    Cheng, CC
    Chang, TS
    [J]. ICCE: 2005 INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS, DIGEST OF TECHNICAL PAPERS, 2005, : 235 - 236
  • [9] A hardware accelerator for H.264/AVC motion compensation
    Tseng, HC
    Chang, CR
    Lin, YL
    [J]. 2005 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS - DESIGN AND IMPLEMENTATION (SIPS), 2005, : 214 - 219
  • [10] Hardware/software co-design for H.264/AVC intra frame encoding
    De Cock, Jan
    Notebaert, Stijn
    Lambert, Peter
    Van de Walle, Rik
    [J]. EUROMEDIA '2006, 2006, : 56 - +