A reconfigurable processor for forward error correction

被引:0
|
作者
Niktash, Afshin [1 ]
Parizi, Hooman T. [1 ]
Bagherzadeh, Nader [1 ]
机构
[1] Univ Calif Irvine, Henry Samueli Sch Engn, 536 Engn Tower, Irvine, CA 92697 USA
关键词
reconfigurable processor; processing element; forward error correction; viterbi; turbo;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we introduced a reconfigurable processor optimized for implementation of Forward Error Correction (FEC) algorithms and provided the implementation results of the Viterbi and Turbo decoding algorithms. In this architecture, an array of processing elements is employed to perform the required operations in parallel. Each processing element encapsulates multiple functional units which are highly optimized for FEC algorithms. A data buffer coupled with high bandwidth interconnection network facilitates pumping the data to the array and collecting the results. A processing element controller orchestrates the operation and the data movement. Different FEC algorithms like Viterbi, Turbo, Reed-Solomon and LDPC are widely used in digital communication and could be implemented on this architecture. Unlike traditional approach to programmable FEC architectures, this architecture is instruction-level programmable which results the ultimate flexibility and programmability.
引用
收藏
页码:1 / +
页数:3
相关论文
共 50 条
  • [1] Reconfigurable Forward Error Correction Decoder for Beyond 100 Gbps High Speed Optical Links
    Li, Bomin
    Larsen, Knud J.
    Zibar, Darko
    Monroy, Idelfonso Tafur
    IEEE COMMUNICATIONS LETTERS, 2015, 19 (02) : 119 - 122
  • [2] ERROR-CORRECTION CODING IN AN ASSOCIATIVE PROCESSOR
    LIEBOWITZ, S
    CASASENT, D
    APPLIED OPTICS, 1987, 26 (06): : 999 - 1006
  • [3] FORWARD ERROR CORRECTION WITH ADAPTIVE DECODING
    MANDELBAUM, DM
    IEEE TRANSACTIONS ON INFORMATION THEORY, 1975, 21 (02) : 230 - 233
  • [4] FORWARD ERROR CORRECTION BY MEANS OF MICROPROCESSORS
    GREEN, DH
    AMBLER, AP
    INTERNATIONAL JOURNAL OF ELECTRICAL ENGINEERING EDUCATION, 1980, 17 (01) : 67 - 75
  • [5] Forward error correction for molecular communications
    Leeson, Mark S.
    Higgins, Matthew D.
    Nano Communication Networks, 2012, 3 (03) : 161 - 167
  • [6] FORWARD ERROR CORRECTION FOR AN ARQ SCHEME
    LEUNG, CSK
    LAM, A
    IEEE TRANSACTIONS ON COMMUNICATIONS, 1981, 29 (10) : 1514 - 1519
  • [7] THE CORRECTION OF I-ERROR AND Q-ERROR IN A COHERENT PROCESSOR
    CHURCHILL, FE
    OGAR, GW
    THOMPSON, BJ
    IEEE TRANSACTIONS ON AEROSPACE AND ELECTRONIC SYSTEMS, 1981, 17 (01) : 131 - 137
  • [8] Joint forward error correction and error concealment for compressed video
    Mei, Y
    Lynch, WE
    Le-Ngoc, T
    INTERNATIONAL CONFERENCE ON INFORMATION TECHNOLOGY: CODING AND COMPUTING, PROCEEDINGS, 2002, : 410 - 415
  • [9] ForTER: A Forward Error Correction Scheme for Timing Error Resilience
    Zhang, Jie
    Yuan, Feng
    Ye, Rong
    Xu, Qiang
    2013 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2013, : 55 - 60
  • [10] SEAMLESS ERROR CORRECTION INTERFACE FOR VOICE WORD PROCESSOR
    Choi, Junhwi
    Kim, Kyungduk
    Lee, Sungjin
    Kim, Seokhwan
    Lee, Donghyeon
    Lee, Injae
    Lee, Gary Geunbae
    2012 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING (ICASSP), 2012, : 4973 - 4976