An FPGA implementation of (3,6)-regular low-density parity-check code decoder

被引:19
|
作者
Zhang, T [1 ]
Parhi, KK
机构
[1] Rensselaer Polytech Inst, Dept Elect Comp & Syst Engn, Troy, NY 12180 USA
[2] Univ Minnesota, Dept Elect & Comp Engn, Minneapolis, MN 55455 USA
关键词
low-density parity-check codes; error-correcting coding; decoder; FPGA;
D O I
10.1155/S1110865703212105
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Because of their excellent error-correcting performance, low-density parity-check (LDPC) codes have recently attracted a lot of attention. In this paper, we are interested in the practical LDPC code decoder hardware implementations. The direct fully parallel decoder implementation usually incurs too high hardware complexity for many real applications, thus partly parallel decoder design approaches that can achieve appropriate trade-offs between hardware complexity and decoding throughput are highly desirable. Applying a joint code and decoder design methodology, we develop a high-speed (3, k)-regular LDPC code partly parallel decoder architecture based on which we implement a 9216-bit, rate- 1/2 (3, 6) -regular LDPC code decoder on Xilinx FPGA device. This partly parallel decoder supports a maximum symbol throughput of 54 Mbps and achieves BER 10(-6) at 2 dB over AWGN channel while performing maximum 18 decoding iterations.
引用
收藏
页码:530 / 542
页数:13
相关论文
共 50 条
  • [1] Power efficient architecture for (3,6)-regular low-density parity-check code decoder
    Li, YJ
    Elassal, M
    Bayoumi, M
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 4, PROCEEDINGS, 2004, : 81 - 84
  • [2] An FPGA Implementation of[inline-graphic not available: see fulltext]-Regular Low-Density Parity-Check Code Decoder
    Tong Zhang
    Keshab K. Parhi
    EURASIP Journal on Advances in Signal Processing, 2003
  • [3] An FPGA implementation of low-density parity-check code decoder with multi-rate capability
    Yang, Lei
    Shen, Manyuan
    Liu, Hui
    Shi, C. -J. Richard
    ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, : 760 - 763
  • [4] FPGA based implementation of decoder for array low-density parity-check codes
    Bhagawat, P
    Uppal, M
    Choi, G
    2005 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOLS 1-5: SPEECH PROCESSING, 2005, : 29 - 32
  • [5] Code construction and FPGA implementation of a low-error-floor multi-rate low-density parity-check code decoder
    Yang, L
    Liu, H
    Shi, CJR
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2006, 53 (04) : 892 - 904
  • [6] Diagonal Low-Density Parity-Check code for simplified routing in decoder
    Kim, E
    Choi, GS
    2005 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS - DESIGN AND IMPLEMENTATION (SIPS), 2005, : 756 - 761
  • [7] High-throughput decoder for low-density parity-check code
    Ishikawa, Tatsuyuki
    Shimizu, Kazunori
    Ikenaga, Takeshi
    Goto, Satoshi
    ASP-DAC 2006: 11TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 2006, : 112 - +
  • [8] Low-density parity-check code comstructions for hardware implementation
    Liao, E
    Yeo, E
    Nikolic, B
    2004 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS, VOLS 1-7, 2004, : 2573 - 2577
  • [9] Implementation of a decoder based on Low-density parity-check code for 8 bit Logical ALU
    Deogharia, Dibyendu
    Bhattacharya, Jayanta
    Ray, Sutapa
    Roy, Sulagno
    Chatterjee, Swetaki
    Lahiri, Abhishek
    Ray, Debarpita
    Nandi, Arindam
    Bhattacharyya, Sunetra
    Kush, Ranjan Kumar
    Prakash, Yogesh
    2017 8TH ANNUAL INDUSTRIAL AUTOMATION AND ELECTROMECHANICAL ENGINEERING CONFERENCE (IEMECON), 2017, : 242 - 246
  • [10] Implementation of low-density parity-check codes decoder for CCSDS standard
    李晓枫
    安思宁
    詹天祥
    JournalofBeijingInstituteofTechnology, 2012, 21 (04) : 538 - 542