共 50 条
- [1] Power efficient architecture for (3,6)-regular low-density parity-check code decoder 2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 4, PROCEEDINGS, 2004, : 81 - 84
- [2] An FPGA Implementation of[inline-graphic not available: see fulltext]-Regular Low-Density Parity-Check Code Decoder EURASIP Journal on Advances in Signal Processing, 2003
- [3] An FPGA implementation of low-density parity-check code decoder with multi-rate capability ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, : 760 - 763
- [4] FPGA based implementation of decoder for array low-density parity-check codes 2005 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOLS 1-5: SPEECH PROCESSING, 2005, : 29 - 32
- [6] Diagonal Low-Density Parity-Check code for simplified routing in decoder 2005 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS - DESIGN AND IMPLEMENTATION (SIPS), 2005, : 756 - 761
- [7] High-throughput decoder for low-density parity-check code ASP-DAC 2006: 11TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 2006, : 112 - +
- [8] Low-density parity-check code comstructions for hardware implementation 2004 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS, VOLS 1-7, 2004, : 2573 - 2577
- [9] Implementation of a decoder based on Low-density parity-check code for 8 bit Logical ALU 2017 8TH ANNUAL INDUSTRIAL AUTOMATION AND ELECTROMECHANICAL ENGINEERING CONFERENCE (IEMECON), 2017, : 242 - 246