Gate-lag and drain-lag effects in (GaN)/InAlN/GaN and InAlN/AlN/GaN HEMTs

被引:54
|
作者
Kuzmik, J.
Carlin, J.-F.
Gonschorek, M.
Kostopoulos, A.
Konstantinidis, G.
Pozzovivo, G.
Golka, S.
Georgakilas, A.
Grandjean, N.
Strasser, G.
Pogany, D.
机构
[1] Vienna Univ Technol, Inst Solid State Elect, A-1040 Vienna, Austria
[2] Ecole Polytech Fed Lausanne, Inst Quantum Elect & Photon, CH-1015 Lausanne, Switzerland
[3] Univ Crete, Inst Elect Struct & Laser, Iraklion 71110, Greece
[4] Slovak Acad Sci, Inst Elect Engn, Bratislava 84104, Slovakia
关键词
D O I
10.1002/pssa.200674707
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Gate and drain-lag effects are studied in (GaN)/InAlN/GaN and InAlN/AlN/GaN HEMTs grown on sapphire. Electron trapping on the surface states between the gate and the drain forming the net negative charge up-to similar to 2 x 10(13) cm(-2) is found to be responsible for the gate-lag effect in the (GaN)/InAlN/GaN HEMTs. If the polarization charge at the device surface is decreased by GaN capping, then density of the trapped charge is not changed, however the electron de-trapping process becomes faster. The drain-lag effect is caused by electron injection and trapping in the source-gate area reaching similar to 1 x 10(13) cm(-2) of the trapped charge in the steady state. In the studied voltage range the InAlN/AlN/GaN HEMT is shown to be gate-lag-free suggesting that this parasitic transient can be avoided if thin AlN is used in the epi-layer growth sequence. It is assumed that this breakthrough quality relates to the decreased or even reverted electric field in the MAIN layer if AlN is inserted. Surface states need not to be generated in this case. (c) 2007 WILEY-VCH Verlag GmbH & Co. KGaA, Weinheim.
引用
收藏
页码:2019 / 2022
页数:4
相关论文
共 50 条
  • [1] A drain-lag model for AlGaN/GaN power HEMTs
    Jardel, O.
    De Groote, F.
    Charbonniaud, C.
    Reveyrand, I.
    Teyssier, J. P.
    Quere, R.
    Floriot, D.
    2007 IEEE/MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM DIGEST, VOLS 1-6, 2007, : 601 - 604
  • [2] Enhanced Mobility in InAlN/AlN/GaN HEMTs Using a GaN Interlayer
    Malmros, Anna
    Chen, Jr-Tai
    Hjelmgren, Hans
    Lu, Jun
    Hultman, Lars
    Kordina, Olof
    Sveinbjornsson, Einar O.
    Zirath, Herbert
    Rorsman, Niklas
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2019, 66 (07) : 2910 - 2915
  • [3] Impact of gate engineering in enhancement mode n++GaN/InAlN/AlN/GaN HEMTs
    Adak, Sarosij
    Swain, Sanjit Kumar
    Rahaman, Hafizur
    Sarkar, Chandan Kumar
    SUPERLATTICES AND MICROSTRUCTURES, 2016, 100 : 306 - 314
  • [4] AlN/GaN and InAlN/GaN DBRs
    Eljarrat A.
    Estradé S.
    Peiró F.
    Advances in Imaging and Electron Physics, 2019, 209 : 101 - 133
  • [5] Effect of lattice mismatch on gate lag in high quality InAlN/AlN/GaN HFET structures
    Leach, J. H.
    Wu, M.
    Ni, X.
    Li, X.
    Ozgur, U.
    Morkoc, H.
    PHYSICA STATUS SOLIDI A-APPLICATIONS AND MATERIALS SCIENCE, 2010, 207 (01): : 211 - 216
  • [6] Impact of bulk traps in GaN buffer on the gate-lag transient characteristics of AlGaN/GaN HEMTs
    Zhou, Xingye
    Feng, Zhihong
    Wang, Li
    Wang, Yuangang
    Lv, Yuanjie
    Dun, Shaobo
    Cai, Shujun
    SOLID-STATE ELECTRONICS, 2014, 100 : 15 - 19
  • [7] Measurements of gate lag in high quality nearly lattice matched InAlN/AlN/GaN HFET structures
    Leach, J. H.
    Wu, M.
    Ni, X.
    Li, X.
    Ozgur, U.
    Morkoc, H.
    GALLIUM NITRIDE MATERIALS AND DEVICES V, 2010, 7602
  • [8] Intrinsic mechanism of drain-lag and current collapse in GaN-based HEMTs
    Hu, W. D.
    Chen, X. S.
    Lu, W.
    2009 IEEE WORKSHOP ON MICROELECTRONICS AND ELECTRON DEVICES (WMED), 2009, : 35 - 37
  • [9] Impact of dual field plates on drain current degradation in InAlN/AlN/GaN HEMTs
    Li, Wei
    Wang, Quan
    Zhan, Xiangmi
    Yan, Junda
    Jiang, Lijuan
    Yin, Haibo
    Gong, Jiamin
    Wang, Xiaoliang
    Liu, Fengqi
    Li, Baiquan
    Wang, Zhanguo
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2016, 31 (12)
  • [10] Performance Analysis of Gate material Engineering in Enhancement mode n++GaN/InAlN/AlN/GaN HEMTs
    Adak, Sarosij
    Swain, Sanjit Kumar
    Raj, Godwin
    Rahaman, Hafizur
    Sarkar, Chandan Kumar
    PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS) 2016, 2016, : 89 - 92