共 50 条
- [2] VLSI ARCHITECTURE FOR FAST 2D DISCRETE ORTHONORMAL WAVELET TRANSFORM [J]. JOURNAL OF VLSI SIGNAL PROCESSING, 1995, 10 (03): : 225 - 236
- [3] Optimized discrete wavelet transform to real-time digital signal processing [J]. PERSONAL WIRELESS COMMUNICATIONS, 2007, 245 : 514 - +
- [5] VLSI architecture for a new real-time 3D wavelet transform [J]. 2002 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOLS I-IV, PROCEEDINGS, 2002, : 3224 - 3227
- [7] Real Time Discrete Wavelet Transform Architecture for Self Mixing Interferometry Signal Processing [J]. PROCEEDINGS OF 2017 14TH INTERNATIONAL BHURBAN CONFERENCE ON APPLIED SCIENCES AND TECHNOLOGY (IBCAST), 2017, : 323 - 327
- [8] Low Power High Speed VLSI Architecture for 1-D Discrete Wavelet Transform [J]. 2015 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, SIGNALS, COMMUNICATION AND OPTIMIZATION (EESCO), 2015,
- [9] A VLSI architecture for a high-speed computation of the 1-D discrete wavelet transform [J]. 2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 1461 - 1464
- [10] A high performance lattice architecture of 2D discrete wavelet transform for hierarchical image compression [J]. 2002 INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS, DIGEST OF TECHNICAL PAPERS, 2002, : 352 - 353