High speed lattice based VLSI architecture of 2D discrete wavelet transform for real-time video signal processing

被引:11
|
作者
Park, T [1 ]
Jung, S [1 ]
机构
[1] Catholic Univ Korea, Bucheon, South Korea
关键词
D O I
10.1109/TCE.2003.1196434
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents an efficient lattice structure based VLSI architecture of 2D discrete wavelet transform (DWT) for hierarchical image compression, which is scalable to extend to an arbitrary 2D: DWT with M taps and J levels. The proposed architecture consists of four 1D lattice filters, which processes in horizontal and vertical directions at the same time. The proposed lattice structure fits in a VLSI implementation due to its regularity and shows the period of N-2/2 to compute an NXN image because the even and odd rows are processed simultaneously. Compared to conventional approaches, the proposed architecture shows shorter period to complete 2D DWT while requiring relatively less hardware resources. Therefore, the proposed architecture can be applied in real-time video signal processing such as JPEG-2000 and MPEG4, which require high speed processing. The process schedule using the data dependency graph, performance, and the required hardware cost are discussed.
引用
收藏
页码:1026 / 1032
页数:7
相关论文
共 50 条
  • [1] VLSI implementation of 2-D discrete wavelet transform for real-time video signal processing
    Yu, C
    Chen, SJ
    [J]. IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1997, 43 (04) : 1270 - 1279
  • [2] VLSI ARCHITECTURE FOR FAST 2D DISCRETE ORTHONORMAL WAVELET TRANSFORM
    CHUANG, HYH
    CHEN, L
    [J]. JOURNAL OF VLSI SIGNAL PROCESSING, 1995, 10 (03): : 225 - 236
  • [3] Optimized discrete wavelet transform to real-time digital signal processing
    Vlach, Jan
    Rajmic, Pavel
    Prinosil, Jiri
    Vyoral, Josef
    Mica, Ivan
    [J]. PERSONAL WIRELESS COMMUNICATIONS, 2007, 245 : 514 - +
  • [4] A scalable wavelet transform VLSI architecture for real-time signal processing in high-density intra-cortical implants
    Oweiss, Karim G.
    Mason, Andrew
    Suhail, Yasir
    Kamboh, Awais M.
    Thomson, Kyle E.
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2007, 54 (06) : 1266 - 1278
  • [5] VLSI architecture for a new real-time 3D wavelet transform
    Das, B
    Banerjee, S
    [J]. 2002 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOLS I-IV, PROCEEDINGS, 2002, : 3224 - 3227
  • [6] An efficient VLSI architecture for lifting based 1D/2D discrete wavelet transform
    Basiri, Mohamed Asan M.
    Mahammad, Noor Sk
    [J]. MICROPROCESSORS AND MICROSYSTEMS, 2016, 47 : 404 - 418
  • [7] Real Time Discrete Wavelet Transform Architecture for Self Mixing Interferometry Signal Processing
    Hussain, Syed Shahzad
    Zabit, Usman
    Bernal, Olivier D.
    [J]. PROCEEDINGS OF 2017 14TH INTERNATIONAL BHURBAN CONFERENCE ON APPLIED SCIENCES AND TECHNOLOGY (IBCAST), 2017, : 323 - 327
  • [8] Low Power High Speed VLSI Architecture for 1-D Discrete Wavelet Transform
    Patil, Rashmi
    Kolte, M. T.
    [J]. 2015 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, SIGNALS, COMMUNICATION AND OPTIMIZATION (EESCO), 2015,
  • [9] A VLSI architecture for a high-speed computation of the 1-D discrete wavelet transform
    Zhang, CJ
    Wang, CY
    Ahmad, MO
    [J]. 2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 1461 - 1464
  • [10] A high performance lattice architecture of 2D discrete wavelet transform for hierarchical image compression
    Park, T
    Jung, SY
    [J]. 2002 INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS, DIGEST OF TECHNICAL PAPERS, 2002, : 352 - 353