A Power Reduction Method for Scan Testing in Ultra-Low Power Designs

被引:0
|
作者
Iwata, Hiroyuki [1 ]
Maeda, Yoichi [1 ]
Matsushima, Jun [1 ]
机构
[1] Renesas Elect Corp, Digital Design Technol Dept, 20-1,Josuihon Cho 5 Chome, Kodaira, Tokyo, Japan
关键词
scan testing; ultra-low power test; automotive; poweron self-test;
D O I
10.1109/ATS52891.2021.00037
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In recent years, low power devices have become widely designed. Since the power supply design is based on the user operation, there is the possibility that it can malfunction in conventional scan testing on account of the excessive power consumption during scan testing. In order to overcome this problem, we have combined and adopted various scan testing techniques. This paper presents a scan testing approach that is demonstrated to be effective for ultra-low power devices. It splits one scan shift clock into several scan shift clocks per clock domain. Moreover, it changes the scan shift clock speed to cope with the inrush current. These clock controls are made possible by our own test clock controller.
引用
收藏
页码:141 / 141
页数:1
相关论文
共 50 条
  • [1] Standby Power Reduction Techniques for Ultra-Low Power Processors
    Lee, Yoonmyung
    Seok, Mingoo
    Hanson, Scott
    Blaauw, David
    Sylvester, Dennis
    [J]. ESSCIRC 2008: PROCEEDINGS OF THE 34TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2008, : 186 - 189
  • [2] Low-Power Timing Closure Methodology for Ultra-Low Voltage Designs
    Tu, Wen-Pin
    Chou, Chung-Han
    Huang, Shih-Hsu
    Chang, Shih-Chieh
    Nieh, Yow-Tyng
    Chou, Chien-Yung
    [J]. 2013 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2013, : 697 - 704
  • [3] MD-SCAN method for low power scan testing
    Yoshida, T
    Watari, M
    [J]. PROCEEDINGS OF THE 11TH ASIAN TEST SYMPOSIUM (ATS 02), 2002, : 80 - 85
  • [4] Ultra-low power wearables
    Parameshachari, B.D.
    Rocha, Álvaro
    Fung, Chun Che Lance
    [J]. Personal and Ubiquitous Computing, 2023, 27 (03) : 1257 - 1259
  • [5] Ultra-Low Power Transmitter
    Ghasempour, Mohsen
    Shang, Delong
    Xia, Fei
    Yakovlev, Alex
    [J]. 2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 1807 - 1810
  • [6] DYNAMIC POWER CONSUMPTION AND DELAY ANALYSIS FOR ULTRA-LOW POWER 2 TO 1 MULTIPLEXER DESIGNS
    Kumar, Nishant
    Mittal, Poornima
    Rawat, Bhawna
    Mittal, Mudit
    [J]. ADVANCES IN ELECTRICAL AND ELECTRONIC ENGINEERING, 2021, 19 (02) : 145 - 154
  • [7] Single Threshold TSO Level Converters for Ultra-Low Power Digital Designs
    Kesharwani, Sarvam
    Taraporewalla, Jehan
    Saha, Dipankar
    [J]. 2022 IEEE 19TH INDIA COUNCIL INTERNATIONAL CONFERENCE, INDICON, 2022,
  • [8] A Novel Power-Aware and High Performance Full Adder Cell for Ultra-Low Power Designs
    Ramireddy, Gangadhar Reddy
    Ravindra, J. V. R.
    [J]. 2014 IEEE INTERNATIONAL CONFERENCE ON CIRCUIT, POWER AND COMPUTING TECHNOLOGIES (ICCPCT-2014), 2014, : 1121 - 1126
  • [9] Ultra-low Power Current Comparator*
    Perumalla, Subrahmanyam
    Mandal, Pradip
    [J]. 2023 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS, 2023,
  • [10] Ultra-Low Power Signal Processing
    Frantz, Gene
    Henkel, Joerg
    Rabaey, Jan
    Schneider, Todd
    Wolf, Marilyn
    Batur, Umit
    [J]. IEEE SIGNAL PROCESSING MAGAZINE, 2010, 27 (02) : 149 - 154