A slew-rate controlled output driver using PLL as compensation circuit

被引:28
|
作者
Shin, SK [1 ]
Jung, SM [1 ]
Seo, JH [1 ]
Ko, ML [1 ]
Kim, JW [1 ]
机构
[1] Samsung Elect Co Ltd, Syst LSI Div, Mixed Signal Core Grp, Kyonggi Do, South Korea
关键词
CMOS; output driver; phase-locked loop (PLL) process; voltage; and temperature (PVT) compensation; slew-rate control; voltage-controlled oscillator (VCO);
D O I
10.1109/JSSC.2003.813253
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A slew-rate controlled output driver adopting the delay compensation method has been implemented using 0.18-mum CMOS process for storage device interface. A phase-locked loop (PLL) is used to generate compensation current and constant delay time. The compensation current reduces the slew-rate variation over process, voltage, and temperature variation of the output driver. The constant delay time, which is generated by toe replica of the voltage-controlled oscillator in the PLL, reduces the slew-rate variation over load capacitance variation. Such an output driver has 25% less variation at slew rate than that of the conventional. output driver. The proposed output driver is able to meet UDMA100 interface that specifies load capacitance ranging from 15 to 46 pF and slew rate from 0.4 to 1.0 V/ns.
引用
收藏
页码:1227 / 1233
页数:7
相关论文
共 50 条
  • [2] A novel controlled slew-rate output driver
    Guo, XW
    Xu, ZW
    Xu, DL
    Ren, JY
    [J]. CHINESE JOURNAL OF ELECTRONICS, 2001, 10 (03) : 345 - 349
  • [3] A slew-rate controlled output driver with one-cycle tuning time
    Kwak, Young-Ho
    Jung, Inhwa
    Kim, Chulwoo
    [J]. 2008 ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2008, : 811 - 812
  • [4] A Gb/s plus Slew-Rate/Impedance-Controlled Output Driver With Single-Cycle Compensation Time
    Kwak, Young-Ho
    Jung, Inhwa
    Kim, Chulwoo
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2010, 57 (02) : 120 - 125
  • [5] Slew-Rate Booster and Frequency Compensation Circuit for Automotive LDOs
    Raducan, Cristian
    Neag, Marius
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2022, 69 (01) : 465 - 477
  • [6] A constant slew-rate ethernet line driver
    Nack, DS
    [J]. 2000 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2000, : 176 - 177
  • [7] A Dual-Path Open-Loop CMOS Slew-Rate Controlled Output Driver with low PVT Variation
    Gui, Xiaoyan
    Li, Kai
    Wang, Xiaoli
    Geng, Li
    [J]. 2018 IEEE 61ST INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2018, : 274 - 277
  • [8] On-chip process variation detection using slew-rate monitoring circuit
    [J]. 21ST INTERNATIONAL CONFERENCE ON VLSI DESIGN: HELD JOINTLY WITH THE 7TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS, PROCEEDINGS, 2008, : 143 - 147
  • [9] A CMOS slew-rate controlled output driver with low process, voltage and temperature variations using a dual-path signal-superposition technique
    Gui, Xiaoyan
    Tang, Renjie
    Li, Kai
    Wang, Kanan
    Li, Dan
    Pan, Quan
    Geng, Li
    [J]. IET CIRCUITS DEVICES & SYSTEMS, 2023, 17 (01) : 13 - 28
  • [10] Slew Controlled LVDS Output Driver Circuit in 0.18 μm CMOS Technology
    Tajalli, Armin
    Leblebici, Yusuf
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (02) : 538 - 548