Simulation based test generation for scan designs

被引:0
|
作者
Pomeranz, I [1 ]
Reddy, SM [1 ]
机构
[1] Univ Iowa, Dept Elect & Comp Engn, Iowa City, IA 52242 USA
关键词
D O I
10.1109/ICCAD.2000.896529
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
We describe a simulation-based test generation procedure for scan designs. A test sequence generated by this procedure consists of a sequence of one or more primary input vectors embedded between a scan-in operation and a scan-out operation. We consider the set of faults that can be detected by test sequences of this form, compared to the case where scan is applied with every test vector. The proposed procedure constructs test sequences that traverse as many pairs of fault-free/faulty states as possible, and thus avoids the use of branch-and-bound test generation techniques. Additional techniques are incorporated into this basic procedure to enhance its effectiveness.
引用
收藏
页码:544 / 549
页数:6
相关论文
共 50 条
  • [1] An incremental algorithm for test generation in Illinois scan architecture based designs
    Pandey, AR
    Patel, JH
    [J]. DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, 2002 PROCEEDINGS, 2002, : 368 - 375
  • [2] Property-based test generation for scan designs and the effects of the test application scheme and scan selection on the number of detectable faults
    Pomeranz, I
    Reddy, SM
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2002, 21 (05) : 628 - 637
  • [3] GENERATION OF INHERENTLY PERIODICAL TEST PATTERNS FOR THE E-BEAM TEST OF SCAN-BASED DESIGNS
    HEINITZ, M
    GRUNING, T
    [J]. MICROELECTRONIC ENGINEERING, 1994, 24 (1-4) : 279 - 286
  • [4] ON THE DETERMINISTIC GENERATION OF SHORT TEST SEQUENCES FOR THE E-BEAM TEST OF SCAN-BASED DESIGNS
    GRUNING, T
    GROSS, J
    GEGGIER, A
    [J]. MICROELECTRONIC ENGINEERING, 1992, 16 (1-4) : 193 - 201
  • [5] Transition test generation using replicate-and-reduce transform for scan-based designs
    Abadir, M
    Zhu, JH
    [J]. 21ST IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2003, : 22 - 27
  • [6] Test Cycle Power Optimization for Scan-based Designs
    Tsai, Kun-Han
    Huang, Yu
    Cheng, Wu-Tung
    Tai, Ting-Pu
    Kifli, Augusli
    [J]. INTERNATIONAL TEST CONFERENCE 2010, 2010,
  • [7] Test control for secure scan designs
    Hély, D
    Bancel, F
    Flottes, ML
    Rouzeyre, B
    [J]. ETS 2005:10TH IEEE EUROPEAN TEST SYMPOSIUM, PROCEEDINGS, 2005, : 190 - 195
  • [8] Static test compaction for scan-based designs to reduce test application time
    Pomeranz, I
    Reddy, SM
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2000, 16 (05): : 541 - 552
  • [9] Static test compaction for scan-based designs to reduce test application time
    Pomeranz, I
    Reddy, SM
    [J]. SEVENTH ASIAN TEST SYMPOSIUM (ATS'98), PROCEEDINGS, 1998, : 198 - 203
  • [10] Static Test Compaction for Scan-Based Designs to Reduce Test Application Time
    Irith Pomeranz
    Sudhakar M. Reddy
    [J]. Journal of Electronic Testing, 2000, 16 : 541 - 552