Fully Programmable Decoder Architecture for Structured and Unstructured LDPC Codes

被引:0
|
作者
Beuschel, Christiane [1 ]
Pfleiderer, Hans-Joerg [1 ]
机构
[1] Univ Ulm, Inst Microelect, D-89081 Ulm, Germany
关键词
IMPLEMENTATION;
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
In this article we present a fully programmable and scalable partly-parallel LDPC decoder architecture together with an optimum mapping and scheduling algorithm. The proposed algorithm exploits the full parallelism of the architecture at any time for any code, which means that the mapping algorithm achieves 100% utilization of the architecture. The proposed design is fully programmable and can be reconfigured for a different LDPC code by changing the initialization of the control memory. Thus the architecture can be used for a multi-standard decoder which supports decoding of any structured or unstructured LDPC code. Furthermore, the parallelism of the architecture is unconstrained and fully scalable which allows to exchange hardware cost and throughput with fine granularity. In contrast to previously proposed programmable designs our approach uses parallel variable and check node processing and thus doubles the data throughput.
引用
收藏
页码:688 / 692
页数:5
相关论文
共 50 条
  • [1] An Efficient Fully Parallel Decoder Architecture for Nonbinary LDPC Codes
    Lin, Jun
    Yan, Zhiyuan
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (12) : 2649 - 2660
  • [2] Pipelined block-serial decoder architecture for structured LDPC codes
    Bhatt, Tejas
    Sundaramurthy, Vishwas
    Stolpman, Victor
    McCain, Dennis
    2006 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING, VOLS 1-13, 2006, : 3895 - 3898
  • [3] A high-speed fully-programmable VLSI decoder for regular LDPC codes
    Kim, Euncheol
    Jayakumar, Nikhil
    Bhagwat, Pankaj
    Selvarathinam, Anand
    Choi, Gwan
    Khatri, Sunil P.
    2006 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING, VOLS 1-13, 2006, : 3423 - 3426
  • [4] A scalable architecture of a structured LDPC decoder
    Lee, JKS
    Lee, B
    Thorpe, J
    Andrews, K
    Dolinar, S
    Hamkins, J
    2004 IEEE INTERNATIONAL SYMPOSIUM ON INFORMATION THEORY, PROCEEDINGS, 2004, : 292 - 292
  • [5] Fully Parallel Window Decoder Architecture for Spatially-Coupled LDPC Codes
    Ul Hassan, Najeeb
    Schlueter, Martin
    Fettweis, Gerhard P.
    2016 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS (ICC), 2016,
  • [6] A reconfigurable FPGA implementation of an LDPC decoder for unstructured codes
    Hosseini, S. M. Ehsan
    Chan, Kheong Sann
    Goh, Wang Ling
    SCS: 2008 2ND INTERNATIONAL CONFERENCE ON SIGNALS, CIRCUITS AND SYSTEMS, 2008, : 467 - +
  • [7] Architecture and VLSI Realization of a High-Speed Programmable Decoder for LDPC Convolutional Codes
    Tavares, Marcos B. S.
    Kunze, Steffen
    Matus, Emil
    Fettweis, Gerhard P.
    2008 INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS, 2008, : 215 - 220
  • [8] UNIFIED DECODER ARCHITECTURE FOR LDPC/TURBO CODES
    Sun, Yang
    Cavallaro, Joseph R.
    2008 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: SIPS 2008, PROCEEDINGS, 2008, : 13 - 18
  • [9] ASIP Decoder Architecture for Convolutional and LDPC Codes
    Kunze, Steffen
    Matus, Emil
    Fettweis, Gerhard P.
    ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 2457 - 2460
  • [10] Architecture and design methodology for structured LDPC decoder
    Dore, Jean-Baptiste
    Penard, Pierre
    Hamon, Marie-Helene
    2007 IEEE 66TH VEHICULAR TECHNOLOGY CONFERENCE, VOLS 1-5, 2007, : 1142 - 1146