共 50 条
- [1] An All-Digital Phase-Locked Loop with Fast Acquisition and Low Jitter [J]. ISOCC: 2008 INTERNATIONAL SOC DESIGN CONFERENCE, VOLS 1-3, 2008, : 277 - 280
- [2] A Low-Jitter All-Digital Phase-Locked Loop Using a Suppressive Digital Loop Filter [J]. 2009 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM, 2009, : 158 - 161
- [3] A 1.25GHz Fast-Locked All-Digital Phase-Locked Loop with Supply Noise Suppression [J]. 2010 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AUTOMATION AND TEST (VLSI-DAT), 2010, : 237 - 240
- [4] Low-Jitter All-Digital Phase-Locked Loop with Novel PFD and High Resolution TDC & DCO [J]. 2016 29TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2016, : 29 - 34
- [6] A high precision all-digital phase-locked loop with low power and low jitter [J]. PROCEEDINGS OF THE FOURTH IASTED INTERNATIONAL CONFERENCE ON CIRCUITS, SIGNALS, AND SYSTEMS, 2006, : 47 - +
- [7] A Novel All-Digital Phase-Locked Loop With Ultra Fast Frequency and Phase Acquisition [J]. 2009 52ND IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2009, : 487 - 490
- [10] WIDEBAND ALL-DIGITAL PHASE-LOCKED LOOP [J]. ELECTRONICS & COMMUNICATIONS IN JAPAN, 1975, 58 (03): : 27 - 34