32k Channel Readout IC for Single Photon Counting Pixel Detectors with 75 μm Pitch, Dead Time of 85 ns, 9 e- rms Offset Spread and 2% rms Gain Spread

被引:54
|
作者
Grybos, P. [1 ]
Kmon, P. [1 ]
Maj, P. [1 ]
Szczygiel, R. [1 ]
机构
[1] AGH Univ Sci & Technol, Dept Measurement & Elect, PL-30059 Krakow, Poland
关键词
Matching; pixel detectors; single photon counting; X-ray imaging; DESIGN; CHIP; NOISE;
D O I
10.1109/TNS.2016.2523260
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a readout integrated circuit called UFXC32k, designed for hybrid pixel semiconductor detectors used in X-ray imaging applications. The UFXC32k integrated circuit, designed in a CMOS 130 nm process, contains about 50 million transistors in the area of 9.64 mm x 20.15 mm. The core of the IC is a matrix of 128 x 256 square-shaped pixels of 75 mu m pitch. Each pixel contains a charge sensitive amplifier, a shaper, two discriminators, and two 14-bit ripple counters. The analog front-end electronics allow processing of sensor signals of both polarities (holes and electrons). The UFXC32k chip is bump-bonded to a pixel silicon sensor and is fully characterized using X-ray radiation. The measured equivalent noise charge for the standard settings is equal to 123 e(-) rms (for the peaking time of 40 ns) and each pixel dissipates 26 mu W. Thanks to the use of trim blocks working in each pixel independently, an effective offset spread calculated to the input is only 9 e(-) rms with a gain spread of 2%. The maximum count rate per pixel depends mainly on effective CSA feedback resistance. Dead time in the front end can be set as low as 85 ns. In the continuous readout mode, a user can select the number of bits read out from each pixel to optimize the UFXC32k frame rate, e.g., for a readout of 2 bits/pixel with 200 MHz clock, the frame rate is equal to 23 kHz.
引用
收藏
页码:1155 / 1161
页数:7
相关论文
共 3 条