Towards a Tighter Integration of Generated and Custom-Made Hardware

被引:0
|
作者
Devos, Harald [1 ]
Meeus, Wim [1 ]
Stroobandt, Dirk [1 ]
机构
[1] Univ Ghent, ELIS Dept, Hardware & Embedded Syst Grp, B-9000 Ghent, Belgium
关键词
D O I
暂无
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
Most of today's high-level synthesis tools offer a fixed set of interfaces to communicate with the outer world. A direct integration of custom IF in the datapath would often be more beneficial than an integration using such communication interfaces. If a certain interface protocol is not offered by the tool, either translation blocks (wrappers) are needed or the code should be written at a lower level. The former solution may hurt the performance, while the latter one is often impossible using an untimed high-level description. In this paper interface protocols or sets of JP core accesses are first described at a low level as sets of operations with scheduling information (macros). During the synthesis process, corresponding function calls are mapped to these macros. This facilitates the integration of custom-made hardware and hardware generated by high-level synthesis tools.
引用
收藏
页码:426 / 434
页数:9
相关论文
共 50 条