On-chip inductance in X architecture enabled design

被引:0
|
作者
Shah, Santosh [1 ]
Sinha, Arani [1 ]
Song, Li [1 ]
Arora, Narain D. [1 ]
机构
[1] Cadence Design Syst Inc, San Jose, CA 95134 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The inductance effects become significant for sub-100nm process designs due to increasing interconnect lengths, lower interconnect resistance values and fast signal transition times. The accurate modeling of inductance behavior is thus essential for high speed VLSI designs. Recently X Architecture has been introduced to reduce overall IC interconnect length by using diagonal wirings pervasively, resulting in smaller die sizes and higher performance. Although the resistance and capacitance of diagonal wires and their modeling are well understood, the characterization and modeling studies of diagonal wire inductance remain scarce. hi this paper, we study the inductance effects of diagonal wiring, specifically inductance with return loop through diagonal (X Architecture) and Manhattan power grids. Both self and mutual inductance of Manhattan and diagonal wirings in the presence of various power grids are obtained using both FastHenry simulations and on-chip measurements. Results show that both self and mutual inductance values of diagonal signal line(s) are invariant with respect to their placement relative to the power grid. We observe that measurements done on an actual test chip agree fairly well with simulation data. This makes inductance modeling in X Architecture designs easier compared to Manhattan design, and X Architecture design has an advantage over Manhattan design from inductance perspective.
引用
收藏
页码:452 / +
页数:2
相关论文
共 50 条
  • [1] On the extraction of on-chip inductance
    Ismail, YI
    Friedman, EG
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2003, 12 (01) : 31 - 40
  • [2] Grasping the impact of on-chip inductance
    Massoud, Yehia
    Ismail, Yehea
    [J]. IEEE Circuits and Devices Magazine, 2001, 17 (04): : 14 - 21
  • [3] Inductance Modeling for On-Chip Interconnects
    Shang-Wei Tu
    Wen-Zen Shen
    Yao-Wen Chang
    Tai-Chen Chen
    Jing-Yang Jou
    [J]. Analog Integrated Circuits and Signal Processing, 2003, 35 : 65 - 78
  • [4] On-chip inductance modeling and analysis
    Gala, K
    Zolotov, V
    Panda, R
    Young, B
    Wang, JF
    Blaauw, D
    [J]. 37TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2000, 2000, : 63 - 68
  • [5] Inductance analysis of on-chip interconnects
    Kundu, S
    Ghoshal, U
    [J]. EUROPEAN DESIGN & TEST CONFERENCE - ED&TC 97, PROCEEDINGS, 1997, : 252 - 255
  • [6] Inductance modeling for on-chip interconnects
    Tu, SW
    Shen, WZ
    Chang, YW
    Chen, TC
    Jou, JY
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2003, 35 (01) : 65 - 78
  • [7] On-chip inductance cons and pros
    Ismail, YI
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2002, 10 (06) : 685 - 694
  • [8] Design and Measurement of an Inductance-Oscillator for Analyzing On-Chip Inductance Impact on Wire Delay
    Takashi Sato
    Hiroo Masuda
    [J]. Analog Integrated Circuits and Signal Processing, 2005, 42 : 209 - 217
  • [9] Inductance modeling for on-chip interconnects
    Tu, SW
    Shen, WZ
    Chang, YW
    Chen, TC
    [J]. 2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL III, PROCEEDINGS, 2002, : 787 - 790
  • [10] Design and measurement of an inductance-oscillator for analyzing inductance impact on on-chip interconnect delay
    Sato, T
    Masuda, H
    [J]. 4TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2003, : 395 - 400