High speed mixed analog/digital PRML architecture for optical data storage system

被引:0
|
作者
Konakov, M [1 ]
Lee, JW [1 ]
Lee, J [1 ]
Ryu, EJ [1 ]
Cho, E [1 ]
Lee, J [1 ]
Chae, H [1 ]
Lee, J [1 ]
机构
[1] Samsung Adv Inst Technol, I Networking Lab, Yongin 449712, Kyunggi Do, South Korea
关键词
D O I
10.1109/SOCC.2004.1362410
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
New mixed analog/digital PRML (Partial Response Maximum Likelihood) architecture for the optical drive system is presented. In order to realize high speed, low power and low cost solution, new data and clock recovery circuits are proposed. The proposed architecture is based on the efficient combination of digital and analog circuits to provide high speed and low power data detection for optical data storage system. The presented circuit shows increased operating speed by 67%, reduced power consumption by 28% and area by 42%, therefore it provides high speed, low power and low cost SOC solution for the future optical drive system. A test chip produced is fabricated using 0.18 mum CMOS technology and the product has been proved to demonstrate the performance of the proposed architecture.
引用
收藏
页码:209 / 212
页数:4
相关论文
共 50 条
  • [1] High-performance mixed PRML architecture for optical data storage system
    Lee, J
    Ryu, EJ
    Lee, JW
    Cho, ES
    Konakov, M
    Lee, J
    Lee, J
    Chae, H
    Lee, H
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2005, 44 (5B): : 3436 - 3439
  • [2] High-performance mixed PRML architecture for optical data storage system
    Lee, J., 1600, Japan Society of Applied Physics (44):
  • [3] Optically equalized PRML channels for high density optical data storage
    Wright, CD
    Jepson, SD
    Nutter, PW
    JOINT INTERNATIONAL SYMPOSIUM ON OPTICAL MEMORY AND OPTICAL DATA STORAGE 1999, 1999, 3864 : 348 - 350
  • [4] High reliability, high performance optical data storage system architecture
    Jin, H
    Cheng, P
    Feng, D
    Zhou, XR
    OPTICAL STORAGE TECHNOLOGY, 1998, 3562 : 41 - 50
  • [5] Viterbi detector architecture for high speed optical storage
    Choi, SH
    Kong, JJ
    Chung, BG
    Kim, YH
    IEEE TENCON'97 - IEEE REGIONAL 10 ANNUAL CONFERENCE, PROCEEDINGS, VOLS 1 AND 2: SPEECH AND IMAGE TECHNOLOGIES FOR COMPUTING AND TELECOMMUNICATIONS, 1997, : 89 - 92
  • [6] HIGH-SPEED OPTICAL-DATA LINK WITH ANALOG AND DIGITAL CIRCUITS ON ONE CHIP
    MOCHIDA, Y
    TSUDA, T
    IWAMOTO, H
    COMPUTER NETWORKS AND ISDN SYSTEMS, 1982, 6 (03): : 237 - 237
  • [7] DESIGN AND ARCHITECTURE OF THE HIGH-SPEED DIGITAL DATA-TRANSMISSION SYSTEM IN NTT
    ASATANI, K
    TSUBOI, T
    UEDA, H
    TOKIZAWA, I
    IEEE JOURNAL ON SELECTED AREAS IN COMMUNICATIONS, 1985, 3 (02) : 292 - 299
  • [8] A pseudorandom sampled high speed photonic analog-to-digital converter architecture
    Airola, M.
    Dennis, M. L.
    Novak, D.
    Clark, T. R.
    2007 IEEE LEOS ANNUAL MEETING CONFERENCE PROCEEDINGS, VOLS 1 AND 2, 2007, : 108 - +
  • [9] Digital FIR filters for high speed PRML disk read channels
    Pearson, DJ
    Reynolds, SK
    Megdanis, AC
    Gowda, S
    Wrenner, KR
    Immediato, M
    Galbraith, RL
    Shin, HJ
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (12) : 1517 - 1523
  • [10] A 12.5Gbps Analog Timing Recovery System for PRML Optical Receivers
    Edwards, Jomo
    Gill, Chris
    Tran, Kelvin
    Linder, Lloyd
    Zelenin, Denis
    Baranauskas, Dalius
    Bussmann, Matthias
    Elahmadi, Salam
    Tan, Harry
    RFIC: 2009 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM, 2009, : 479 - +