Configuration Memory Scrubbing of SRAM-Based FPGAs Using a Mixed 2-D Coding Technique

被引:7
|
作者
Vlagkoulis, Vasileios [1 ]
Sari, Aitzan [1 ]
Antonopoulos, Georgios [1 ]
Psarakis, Mihalis [1 ]
Tavoularis, Antonios [2 ]
Furano, Gianluca [2 ]
Boatella-Polo, Cesar [2 ]
Poivey, Christian [2 ]
Ferlet-Cavrois, Veronique [2 ]
Kastriotou, Maria [3 ,4 ]
Fernandez Martinez, Pablo [3 ,5 ]
Alia, Ruben Garcia [3 ]
机构
[1] Univ Piraeus, Dept Informat, Piraeus 18534, Greece
[2] Estec, European Space Agcy, NL-2201 Noordwijk, Netherlands
[3] CERN, CH-1211 Meyrin, Switzerland
[4] Rutherford Appleton Lab, UKRI STFC, ISIS Facil, Didcot OX11 0QX, Oxon, England
[5] Inst Fis Altes Energies TFAE, Edificio CM7,Campus UAB, Barcelona 08193, Spain
关键词
Error correction codes; Field programmable gate arrays; Codes; Encoding; Materials handling; System-on-chip; Memory management; Error correction codes (ECCs); field-programmable gate arrays (FPGAs); heavy-ion irradiation; memory scrubbing; single-event upsets (SEUs);
D O I
10.1109/TNS.2022.3151977
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
SRAM-based field-programmable gate array (FPGA) vendors typically integrate error correction codes (ECCs) into the configuration memory to assist designers in implementing scrubbing mechanisms. In most cases, these ECC schemes guarantee the correction of single- and double-bit errors per configuration frame but fail to correct upsets with higher multiplicity in a single frame caused by a single event. This phenomenon has been observed in modern commercial-off-the-shelf FPGAs. Bit interleaving schemes are used in some FPGA families to scatter the multiple upsets into more than one frame, but this does not fully resolve the problem of uncorrectable errors. In this article, we propose a configuration memory scrubbing approach for SRAM-based FPGA devices, which combines the embedded ECC logic with an interframe, interleaved parity code to build a mixed 2-D coding technique. The proposed technique improves the multiple-bit error correction capabilities of the on-chip ECC scheme while keeping the error correction latency and hardware cost low. The scrubbing concept has been validated under heavy-ion irradiation, where it succeeded in correcting all the single and multiple upsets observed during the radiation experiment.
引用
收藏
页码:871 / 882
页数:12
相关论文
共 50 条
  • [1] Redundant-Configuration Scrubbing of SRAM-Based FPGAs
    Giordano, Raffaele
    Perrella, Sabrina
    Izzo, Vincenzo
    Milluzzo, Giuliana
    Aloisio, Alberto
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2017, 64 (09) : 2497 - 2504
  • [2] A Hierarchical Scrubbing Technique for SEU Mitigation on SRAM-Based FPGAs
    He, Guanghui
    Zheng, Sijie
    Jing, Naifeng
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2020, 28 (10) : 2134 - 2145
  • [3] A Rapid Scrubbing Technique for SEU Mitigation on SRAM-based FPGAs
    Zheng, Sijie
    You, Hongjun
    He, Guanghui
    Wang, Qin
    Si, Tao
    Jiang, Jianfei
    Jin, Jing
    Jing, Naifeng
    2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,
  • [4] Configuration Memory Scrubbing of the Xilinx Zynq-7000 FPGA using a Mixed 2-D Coding Technique
    Vlagkoulis, Vasileios
    Sari, Aitzan
    Proko, Juljan
    Zografakis, Dimitrios
    Psarakis, Mihalis
    Tavoularis, Antonios
    Furano, Gianluca
    Boatella-Polo, Cesar
    Poivey, Christian
    Ferlet-Cavrois, Veronique
    Kastriotou, Maria
    Martinez, Pablo Fernandez
    Alia, Ruben Garcia
    2019 19TH EUROPEAN CONFERENCE ON RADIATION AND ITS EFFECTS ON COMPONENTS AND SYSTEMS (RADECS), 2022, : 192 - 195
  • [5] ASSESS: A Simulator of Soft Errors in the Configuration Memory of SRAM-Based FPGAs
    Bernardeschi, Cinzia
    Cassano, Luca
    Domenici, Andrea
    Sterpone, Luca
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2014, 33 (09) : 1342 - 1355
  • [6] Energy Efficient Frame-level Redundancy Scrubbing Technique for SRAM-based FPGAs
    Tonfat, Jorge
    Kastensmidt, Fernanda
    Reis, Ricardo
    2015 NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS (AHS), 2015,
  • [7] Analyzing the Effectiveness of a Frame-Level Redundancy Scrubbing Technique for SRAM-based FPGAs
    Tonfat, Jorge
    Kastensmidt, Fernanda Lima
    Rech, Paolo
    Reis, Ricardo
    Quinn, Heather M.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2015, 62 (06) : 3080 - 3087
  • [8] ACME: A Tool to Improve Configuration Memory Fault Injection in SRAM-Based FPGAs
    Alberto Aranda, Luis
    Sanchez-Macian, Alfonso
    Antonio Maestro, Juan
    IEEE ACCESS, 2019, 7 : 128153 - 128161
  • [9] Assessing Scrubbing Techniques for Xilinx SRAM-based FPGAs in Space Applications
    Brosser, Fredrik
    Milh, Emil
    Geijer, Vilhelm
    Larsson-Edefors, Per
    PROCEEDINGS OF THE 2014 INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (FPT), 2014, : 296 - 299
  • [10] A Fast Scrubbing Method Based on Triple Modular Redundancy for SRAM-Based FPGAs
    Zhang, Rong-Sheng
    Xiao, Li-Yi
    Cao, Xue-Bing
    Li, Jie
    Li, Jia-Qiang
    Li, Lin-Zhe
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 1291 - 1293