Using application bisection bandwidth to guide tile size selection for the synchroscalar tile-based architecture

被引:0
|
作者
Oliver, John [1 ]
Franklin, Diana [2 ]
Chong, Frederic T. [3 ]
Akella, Venkatesh [1 ]
机构
[1] Univ Calif Davis, Davis, CA 95616 USA
[2] Cal Poly State Univ, San Luis Obispo, CA USA
[3] Univ Calif, Santa Barbara, CA USA
基金
美国国家科学基金会;
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper investigates the impact of proper tile size selection on the power the power consumption for tile-based processors. We refer to this investigation as a tile granularity study. This is accomplished by distilling the architectural cost of tiles with different computational widths into a system metric we call the Granularity Indicator (GI). The GI is then compared against the bisection bandwith of algorithms when partitioned across multiple tiles. From this comparison, the tile granularity that best fits a given set of algorithms can be determined, reducing the system power for that set of algorithms. When the GI analysis is applied to the Synchroscalar tile architecture [I], we find that Synchroscalar's already low power consumption can be further reduced by 14% when customized for execution of the 802.1 la reciever. In addition, the GI can also be a used to evaluate tile size when considering multiple applications simultaneously, providing a convenient platform for hardware-software co-design.
引用
收藏
页码:259 / +
页数:4
相关论文
共 50 条
  • [1] Synchroscalar: Initial lessons in power-aware design of a tile-based embedded architecture
    Oliver, J
    Rao, R
    Sultana, P
    Crandall, J
    Czernikowski, E
    Jones, LW
    Copsey, D
    Keen, D
    Akella, V
    Chong, FT
    POWER- AWARE COMPUTER SYSTEMS, 2004, 3164 : 73 - 85
  • [2] The most efficient tile size in tile-based cylinder panoramic video coding and its selection under restriction of bandwidth
    Dai, Feng
    Shen, Yanfei
    Zhang, Yongdong
    Lin, Shouxun
    2007 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO, VOLS 1-5, 2007, : 1355 - +
  • [3] Selection of the most efficient tile size in tile-based cylinder panoramic video coding and transmission
    Feng Dai
    Yanfei Shen
    Yongdong Zhang
    Shouxun Lin
    The Visual Computer, 2007, 23 : 891 - 896
  • [4] Selection of the most efficient tile size in tile-based cylinder panoramic video coding and transmission
    Dai, Feng
    Shen, Yanfei
    Zhang, Yongdong
    Lin, Shouxun
    VISUAL COMPUTER, 2007, 23 (9-11): : 891 - 896
  • [5] Memory bandwidth requirements of tile-based rendering
    Antochi, I
    Juurlink, B
    Vassiliadis, S
    Liuha, P
    COMPUTER SYSTEMS: ARCHITECTURES, MODELING, AND SIMULATION, 2004, 3133 : 323 - 332
  • [6] Synchroscalar: A multiple clock domain, power-aware, tile-based embedded processor
    Oliver, J
    Rao, R
    Sultana, P
    Crandall, J
    Czernikowski, E
    Jones, LW
    Franklin, D
    Akella, V
    Chong, FT
    31ST ANNUAL INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE, PROCEEDINGS, 2004, : 150 - 161
  • [7] Optimal sample patches selection for tile-based texture synthesis
    Dong, WM
    Sun, SX
    Paul, JC
    NINTH INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN AND COMPUTER GRAPHICS, PROCEEDINGS, 2005, : 503 - 508
  • [8] Tile-based parallel coordinates and its application in financial visualization
    Alsakran, Jamal
    Zhao, Ye
    Zhao, Xinlei
    VISUALIZATION AND DATA ANALYSIS 2010, 2010, 7530
  • [9] Tile-Based Modular Architecture for Accelerating Homomorphic Function Evaluation on FPGA
    Khairallah, Mustafa
    Ghoneima, Maged
    2016 IEEE 59TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2016, : 834 - 837
  • [10] Tile-Based Architecture Exploration for Convolutional Accelerators in Deep Neural Networks
    Chen, Yang-Tsai
    Yen, Yu-Xiang
    Chen, Chun-Tse
    Chen, Tzu-Yu
    Huang, Chih-Tsun
    Liou, Jing-Jia
    Lu, Juin-Ming
    2021 IEEE 3RD INTERNATIONAL CONFERENCE ON ARTIFICIAL INTELLIGENCE CIRCUITS AND SYSTEMS (AICAS), 2021,