Design and modelling of a nonblocking input-buffer ATM switch

被引:0
|
作者
Sabaa, A [1 ]
ElGuibaly, F [1 ]
Shpak, D [1 ]
机构
[1] Univ Victoria, Dept Elect & Comp Engn, Victoria, BC V8W 3P6, Canada
关键词
D O I
10.1109/CJECE.1997.7102138
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we introduce a new ATM switch architecture. Buffer access speeds of the proposed architecture match the port speeds, and the buffer acts, in effect, as a multiport memory. The input buffers are implemented as a group of parallel shift registers. This approach overcomes the head-of-the-line (HOL) and low-throughput problems of input buffers. Shift-register buffers allow operating speeds much higher than are possible using RAM buffers. Furthermore, switch speed is independent of buffer size. This is a very important feature for ATM networks that require storage of large amounts of cells in the switching nodes. The parallel nature of the input queues allows for multicast functions. In addition, the modularity of the proposed architecture facilitates its scalability. A dispatching mechanism for cell selection in ATM switches with multiple priorities is also introduced. The proposed switching scheme satisfies real-time and nonreal-time quality-of-service (QoS) requirements. Simulations of the switch with the new dispatching mechanism are performed under a diversity of bursty traffic loads.
引用
收藏
页码:87 / 93
页数:7
相关论文
共 50 条
  • [1] Group-pipeline scheduler for input-buffer switch
    Motoki, A
    Kamiya, S
    Ikematsu, R
    Ozaki, H
    JOINT 4TH IEEE INTERNATIONAL CONFERENCE ON ATM (ICATM'01) AND HIGH SPEED INTELLIGENT INTERNET SYMPOSIUM, 2001, : 158 - 162
  • [2] An input-buffer scheduling algorithm in satellite switching system
    Zhang, Yi
    Zhou, Quan
    Li, Jun
    Dianzi Yu Xinxi Xuebao/Journal of Electronics and Information Technology, 2009, 31 (06): : 1429 - 1432
  • [3] Class of nonblocking property of Banyan networks and its applications in ATM switch design
    Zhao, Deongsheng
    Lu, Xicheng
    Zhou, Xingming
    Guofang Keji Daxue Xuebao/Journal of National University of Defense Technology, 20 (03): : 44 - 47
  • [4] ATM switch with shared-memory input buffer and expansive ports
    Huazhong Ligong Daxue Xuebao/Journal Huazhong (Central China) University of Science and Technology, 1996, 24 (07):
  • [5] A NONBLOCKING ATM SWITCH WITH INTERNAL LINK PARTITIONING ROUTING
    TIARAWUT, S
    SAITO, T
    AIDA, H
    IEICE TRANSACTIONS ON COMMUNICATIONS, 1993, E76B (07) : 723 - 725
  • [6] Analysis of nonblocking ATM switches with multiple input queues
    Nong, G
    Muppala, JK
    Hamdi, M
    IEEE-ACM TRANSACTIONS ON NETWORKING, 1999, 7 (01) : 60 - 74
  • [7] Architecture, defect tolerance, and buffer design for a new ATM switch
    Jain, VK
    Lin, L
    Horiguchi, S
    SECOND ANNUAL IEEE INTERNATIONAL CONFERENCE ON INNOVATIVE SYSTEMS IN SILICON, 1997 PROCEEDINGS, 1997, : 248 - 258
  • [8] An approximate analysis of a shared buffer ATM switch using input process aggregation
    Kim, J
    Jun, CH
    IEICE TRANSACTIONS ON COMMUNICATIONS, 1999, E82B (12) : 2107 - 2115
  • [9] Architecture, defect tolerance, and buffer design for a new ATM switch
    Jain, VK
    Lin, L
    Horiguchi, S
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY PART B-ADVANCED PACKAGING, 1998, 21 (04): : 338 - 345
  • [10] Analysis of Input and Output Queueing for Nonblocking ATM Switches
    Pattavina, Achille
    Bruzzi, Giacomo
    IEEE-ACM TRANSACTIONS ON NETWORKING, 1993, 1 (03) : 314 - 328