Architecture Design of High Efficient and Non-memory AES Crypto Core for WPAN

被引:0
|
作者
Chen, Rong-Jian
Peng, Yu-Cheng
Lai, Jui-Lin
Horng, Shi-Jinn
机构
关键词
ALGORITHM;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents the architecture design of a high efficient and non-memory Advanced Encryption Standard (AES) crypt core to fit WPAN security requirement. The proposed basis transformation approach from Galois Field (2(8)) to Galois Field GF(((2(2))(2))(2)) can significantly reduce the hardware complexity of the SubBytes Transformation (S-box). Besides, the on-the-fly key expansion function is used to replace the RAM-based, and the new on-the-fly key scheduler fully supports AES-128, AES-192 and AES-256. Moreover, resource-sharing scheme will also be employed to reduce the hardware complexity of the cipher and decipher. Experiment results show that the AES core works at 100 MHz clock it takes about 400 ns and 770 ns to complete an AES-128 encryption and decryption, respectively. That is, the corresponding throughputs are 320 Mbps and 166 Mbps. The hardware cost of the AES design is about 16.4K logic cells with 3-in-1 key scheduler included. Experiment results also show that the proposed design is suitable for integration into the WPAN system chips due to its acceptable power dissipation.
引用
下载
收藏
页码:36 / 43
页数:8
相关论文
共 50 条
  • [1] Architecture design of high-efficient and non-memory AES crypto-core for WPAN
    Chen, Rong-Jian
    Lin, Jun-Jian
    Hung, Su-Min
    Lai, Jui-Lin
    Horng, Shi-Jinn
    CONCURRENCY AND COMPUTATION-PRACTICE & EXPERIENCE, 2011, 23 (12): : 1332 - 1347
  • [2] Efficient hardware implementation of a CRYPTO-MEMORY based on AES algorithm and SRAM architecture
    Labbé, A
    Pérez, A
    Portal, JM
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 637 - 640
  • [3] A Low-cost and High Efficiency Architecture of AES Crypto-engine
    Zhong, Yan Qing
    Wang, Jian Ming
    Zhao, Z. F.
    Yu, D. Y.
    Li, L.
    CHINA COMMUNICATIONS, 2008, 5 (02) : 8 - 15
  • [4] An AES crypto chip using a high-speed parallel pipelined architecture
    Yoo, SM
    Kotturi, D
    Pan, DW
    Blizzard, J
    MICROPROCESSORS AND MICROSYSTEMS, 2005, 29 (07) : 317 - 326
  • [5] High throughput, low cost, fully pipelined architecture for AES crypto chip
    Iyer, Nalini C.
    Anandmohan, P. V.
    Poornaiah, D. V.
    Kulkarni, V. D.
    2006 ANNUAL IEEE INDIA CONFERENCE, 2006, : 340 - +
  • [6] A low-cost and high efficiency architecture of AES crypto-engine
    Zhong, Yan Qing.
    Wang, Jian Ming.
    Zhao, Z. F.
    Yu, D. Y.
    Li, L.
    2007 SECOND INTERNATIONAL CONFERENCE IN COMMUNICATIONS AND NETWORKING IN CHINA, VOLS 1 AND 2, 2007, : 664 - +
  • [7] AES crypto chip utilizing high-speed parallel pipelined architecture
    Kotturi, D
    Yoo, SM
    Blizzard, J
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 4653 - 4656
  • [8] A Low-cost and High Efficiency Architecture of AES Crypto-engine
    Z.F.Zhao
    D.Y.Yu
    L.Li
    China Communications, 2008, 5 (02) : 8 - 15
  • [9] Architecture Design of an Area Efficient High Speed Crypto Processor for 4G LTE
    Bikos, Anastasios N.
    Sklavos, Nicolas
    IEEE TRANSACTIONS ON DEPENDABLE AND SECURE COMPUTING, 2018, 15 (05) : 729 - 741
  • [10] Efficient integrated AES crypto-processor architecture for 8-bit stream cipher
    Ahmad, N.
    Hasan, S. M. Rezaul
    ELECTRONICS LETTERS, 2012, 48 (23) : 1456 - 1457