Block-Layered Decoder Architecture for Quasi-Cyclic Nonbinary LDPC Codes

被引:2
|
作者
Choi, Chang-Seok [1 ]
Lee, Hanho [1 ]
机构
[1] Inha Univ, Dept Informat & Commun Engn, Inchon 402751, South Korea
关键词
Nonbinary; Low-density parity-check (LDPC) codes; Min-Max decoding; Two-way merging; Block-layered; VLSI; LOW-COMPLEXITY; DESIGN;
D O I
10.1007/s11265-013-0816-5
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a block-layered decoder architecture and efficient design techniques for quasi-cyclic nonbinary low-density parity-check (QC-NB-LDPC) codes. Based on a Min-Max decoding algorithm, an efficient block-layered decoder architecture for QC-NB-LDPC codes is proposed for fast decoder convergence. Further, a novel two-way merging Min-Max algorithm, which significantly reduces decoding latency, is proposed for check node processing. The NB-LDPC decoder using the proposed algorithm can provide a considerably higher throughput rate than that using a conventional Min-Max algorithm. The proposed (225, 165) NB-LDPC decoder over GF(2(4)) is synthesized using a 90-nm CMOS process. It can operate at a clock rate of 400 MHz and achieve a data processing rate of 24.6 Mbps under 10 decoding iterations.
引用
收藏
页码:209 / 222
页数:14
相关论文
共 50 条
  • [1] Block-Layered Decoder Architecture for Quasi-Cyclic Nonbinary LDPC Codes
    Chang-Seok Choi
    Hanho Lee
    [J]. Journal of Signal Processing Systems, 2015, 78 : 209 - 222
  • [2] Efficient Shuffled Decoder Architecture for Nonbinary Quasi-Cyclic LDPC Codes
    Lin, Jun
    Yan, Zhiyuan
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (09) : 1756 - 1761
  • [3] Efficient Configurable Decoder Architecture for Nonbinary Quasi-Cyclic LDPC Codes
    Chen, Xiaoheng
    Lin, Shu
    Akella, Venkatesh
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2012, 59 (01) : 188 - 197
  • [4] Efficient Partial-Parallel Decoder Architecture for Quasi-Cyclic Nonbinary LDPC Codes
    Zhang, Xinmiao
    Cai, Fang
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2011, 58 (02) : 402 - 414
  • [5] Efficient Decoder Architecture for Single Block-Row Quasi-Cyclic LDPC Codes
    Zhang, Chuan
    Wang, Zhongfeng
    You, Xiaohu
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2014, 61 (10) : 793 - 797
  • [6] Configurable Low Complexity Decoder Architecture for Quasi-Cyclic LDPC codes
    Abou Zied, Sherif
    Sayed, Ahmed T.
    Guindi, Rafik
    [J]. 2013 21ST INTERNATIONAL CONFERENCE ON SOFTWARE, TELECOMMUNICATIONS AND COMPUTER NETWORKS (SOFTCOM 2013), 2013, : 235 - 239
  • [7] Algebraic constructions of nonbinary quasi-cyclic LDPC codes
    Lin, Shu
    Song, Shumei
    Tai, Ying Y.
    Lan, Lan
    Zeng, Lingqi
    [J]. 2006 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS PROCEEDINGS, VOLS 1-4: VOL 1: SIGNAL PROCESSING, 2006, : 1303 - +
  • [8] Algebraic constructions of nonbinary quasi-cyclic LDPC codes
    Song, Shumei
    Zeng, Lingqi
    Lin, Shu
    Abdel-Ghaffar, Khaled
    [J]. 2006 IEEE INTERNATIONAL SYMPOSIUM ON INFORMATION THEORY, VOLS 1-6, PROCEEDINGS, 2006, : 83 - +
  • [9] Design of nonbinary quasi-cyclic LDPC cycle codes
    Peng, Rong-Hui
    Chen, Rong-Rong
    [J]. 2007 IEEE INFORMATION THEORY WORKSHOP, VOLS 1 AND 2, 2007, : 13 - 18
  • [10] High-Throughput Layered Decoder Implementation for Quasi-Cyclic LDPC Codes
    Zhang, Kai
    Huang, Xinming
    Wang, Zhongfeng
    [J]. IEEE JOURNAL ON SELECTED AREAS IN COMMUNICATIONS, 2009, 27 (06) : 985 - 994