Topology-Aware Bus Routing in Complex Networks of Very-Large-Scale Integration with Nonuniform Track Configurations and Obstacles

被引:2
|
作者
Zhu, Ziran [1 ]
Huang, Zhipeng [2 ]
Chen, Jianli [3 ]
Guo, Longkun [4 ]
机构
[1] Southeast Univ, Natl ASIC Syst Engn Res Ctr, Nanjing, Peoples R China
[2] Fuzhou Univ, Ctr Discrete Math & Theoret Comp Sci, Fuzhou, Peoples R China
[3] Fudan Univ, State Key Lab ASIC & Syst, Shanghai, Peoples R China
[4] Qilu Univ Technol, Shandong Acad Sci, Sch Comp Sci & Technol, Shandong Key Lab Comp Networks, Jinan, Peoples R China
基金
美国国家科学基金会;
关键词
GLOBAL ROUTER;
D O I
10.1155/2021/8843271
中图分类号
O1 [数学];
学科分类号
0701 ; 070101 ;
摘要
As one of the most important routing problems in the complex network within a very-large-scale integration (VLSI) circuit, bus routing has become much more challenging when witnessing the advanced technology node enters the deep nanometer era because all bus bits need to be routed with the same routing topology in the context. In particular, the nonuniform routing track configuration and obstacles bring the largest difficulty for maintaining the same topology for all bus bits. In this paper, we first present a track handling technique to unify the nonuniform routing track configuration with obstacles. Then, we formulate the topology-aware single bus routing as an unsplittable flow problem (UFP), which is integrated into a negotiation-based global routing to determine the desired routing regions for each bus. A topology-aware track assignment is also presented to allocate the tracks to each segment of buses under the guidance of the global routing result. Finally, a detailed routing scheme is proposed to connect the segments of each bus. We evaluate our routing result with the benchmark suite of the 2018 CAD Contest. Compared with the top-3 state-of-the-art methods, experimental results show that our proposed algorithm achieves the best overall score regarding specified time limitations.
引用
收藏
页数:12
相关论文
empty
未找到相关数据