Reliability analysis of Junction-less Double Gate (JLDG) MOSFET for analog/RF circuits for high linearity applications

被引:20
|
作者
Abhinav [1 ]
Rai, Sanjeev [1 ]
机构
[1] Motilal Nehru Natl Inst Technol, Allahabad 211004, Uttar Pradesh, India
来源
MICROELECTRONICS JOURNAL | 2017年 / 64卷
关键词
Gate misalignment; ZTC; Linear distortion analysis; Thermal stability; THRESHOLD VOLTAGE MODEL; DRAIN CURRENT; TRANSISTORS; SIMULATION; SOI; PERFORMANCE;
D O I
10.1016/j.mejo.2017.04.009
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Junctionless double gate (JLDG) MOSFET in sub nano meter regime has been the preferred choice for researchers as the leakage current in a JLDG MOSFET is significantly less compared to junction based double gate (DG) MOSFET. Also since the conduction mechanism in JLDG MOSFET is bulk conduction instead of surface channel conduction, the short channel effects (SCEs) get significantly reduced. In this research paper, major reliability issues concerning JLDG MOSFET has been studied and discussed. This research paper considers the gate misalignment effect and analysis of the thermal stability by subjecting the temperature variation from 200 K to 500 K. Gate misalignments is one of the major reliability issues and with enhancement in second order effects, it causes reduction in on current that degrades the performance of a JLDG MOSFET. The alignment between front and back gate critically influences the performance of a JLDG device. Misalignment effect in the device occurs due to shift in the back gate either towards the drain side or the source side. The gate misalignment therefore introduces some non-ideal effects from overlap or non-overlap regions. Thermal stability of the device has been tested for operating the device over a wide range of temperatures ranging from 200 K to 500 K, so that the effect of temperature on the performance issues remains limited. Further, the analog/RF performance parameters have been evaluated and linearity distortion analysis due to gate misalignment effect in terms of major performance matrices has been investigated. The investigated results show that there exist a thermally stable point in and around which if the device operates would be more stable.
引用
收藏
页码:60 / 68
页数:9
相关论文
共 50 条
  • [1] Analytical surface potential modeling and simulation of junction-less double gate (JLDG) MOSFET for ultra low-power analog/RF circuits
    Roy, Nirmal Ch.
    Gupta, Abhinav
    Rai, Sanjeev
    MICROELECTRONICS JOURNAL, 2015, 46 (10) : 916 - 922
  • [2] Potential modeling and performance analysis of junction-less quadruple gate MOSFETs for analog and RF applications
    Rawat, Akash Singh
    Gupta, Santosh Kumar
    MICROELECTRONICS JOURNAL, 2017, 66 : 89 - 102
  • [3] RF and linearity parameters analysis of 20 nm gate-all-around gate-stacked junction-less accumulation mode MOSFET for low power circuit applications
    Kumar, Jitender
    Mahajan, Aparna N.
    Deswal, S. S.
    Saxena, Amit
    Gupta, R. S.
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2024, 30 (06): : 673 - 685
  • [4] RF and Linearity Parameter Analysis of Junction-less Gate All Around (JLGAA) MOSFETs and their dependence on Gate Work Function
    Pratikhya Raut
    Umakanta Nanda
    Silicon, 2022, 14 : 5427 - 5435
  • [5] Dielectric Pocket (DP) Based Channel Region of the Junction-Less Dual Material Double Gate (JLDMDG) MOSFET for Enhanced Analog/RF Performance
    Kumar, Amrish
    Gupta, Abhinav
    Rai, Sanjeev
    ADVANCES IN VLSI, COMMUNICATION, AND SIGNAL PROCESSING, 2020, 587 : 597 - 604
  • [6] RF and Linearity Parameter Analysis of Junction-less Gate All Around (JLGAA) MOSFETs and their dependence on Gate Work Function
    Raut, Pratikhya
    Nanda, Umakanta
    SILICON, 2022, 14 (10) : 5427 - 5435
  • [7] Design and Analysis of Heavily Doped n+ Pocket Asymmetrical Junction-Less Double Gate MOSFET for Biomedical Applications
    Mendiratta, Namrata
    Tripathi, Suman Lata
    Padmanaban, Sanjeevikumar
    Hossain, Eklas
    APPLIED SCIENCES-BASEL, 2020, 10 (07):
  • [8] Analytical Modelling and Analysis of Spacer Induced Shallow Source/Drain Extension Junction-Less Double Gate (SDE-JLDG) MOSFET Incorporating Fringing Field Effects
    Abhinav
    Rai, Sanjeev
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2018, 13 (02) : 168 - 177
  • [9] Impact of the drain and source extensions on nanoscale Double-Gate Junction less MOSFET analog and RF performances
    Bentrcia, T.
    Djeffal, F.
    Chebaki, E.
    Arar, D.
    MATERIALS SCIENCE IN SEMICONDUCTOR PROCESSING, 2016, 42 : 264 - 267
  • [10] Analysis of D.C Parameters of Short-Channel Heterostructure Double Gate Junction-Less MOSFET Circuits Considering Quantum Mechanical Effects
    Sen, Dipanjan
    Sengupta, Savio Jay
    Roy, Swarnil
    Chanda, Manash
    SILICON, 2021, 13 (04) : 1165 - 1175