Power and Performance Trade-Offs in Contemporary DRAM System Designs for Multicore Processors

被引:24
|
作者
Zheng, Hongzhong [1 ]
Zhu, Zhichun [1 ]
机构
[1] Univ Illinois, Dept Elect & Comp Engn, Chicago, IL 60607 USA
基金
美国国家科学基金会;
关键词
Multicore processors; DRAM systems; power; performance;
D O I
10.1109/TC.2010.108
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
DRAM memory is playing an increasingly important role in the overall power profile of latest-generation servers with multicore processors. With many power saving techniques adopted into processor design, memory power consumption can now exceed processor power consumption when a system runs memory-intensive workloads. There is an urgent need to fully evaluate the memory power profile of contemporary DRAM memories and to re-investigate DRAM memory designs, configurations, and optimizations from both power and performance perspectives. This study fills the gap by studying the performance and power consumption of multicore systems with DDR3 memory under different configurations. It includes comprehensive results regarding memory power breakdown, including background, operation, read/write, and I/O power, as well as performance. Comparisons with DDR2 and FB-DIMM are also included. The results show clearly that DRAM system configurations, including page policy, power mode, device configuration, burst length, channel organization, and the selection of DRAM technology, affects the memory power consumption significantly besides the performance. The optimal choice of some configurations is application-dependent, suggesting that reconfigurable or hybrid configurations are worth further studies.
引用
收藏
页码:1033 / 1046
页数:14
相关论文
共 50 条
  • [1] Performance and Power Trade-offs for Cryptographic Applications in Embedded Processors
    Datsios, C.
    Keramidas, G.
    Serpanos, D.
    Soufrilas, P.
    [J]. 2013 IEEE INTERNATIONAL SYMPOSIUM ON SIGNAL PROCESSING AND INFORMATION TECHNOLOGY (IEEE ISSPIT 2013), 2013, : 92 - 95
  • [2] Balancing the Cost and Performance Trade-Offs in SNN Processors
    Zheng, Huanliang
    Guo, Yuhao
    Yang, Xingyu
    Xiao, Shanlin
    Yu, Zhiyi
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2021, 68 (09) : 3172 - 3176
  • [3] Embedded DRAM architectural trade-offs
    Wehn, N
    Hein, S
    [J]. DESIGN, AUTOMATION AND TEST IN EUROPE, PROCEEDINGS, 1998, : 704 - 708
  • [4] DRAM Refresh Mechanisms, Penalties, and Trade-Offs
    Bhati, Ishwar
    Chang, Mu-Tien
    Chishti, Zeshan
    Lu, Shih-Lien
    Jacob, Bruce
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2016, 65 (01) : 108 - 121
  • [5] Managing power, performance and reliability trade-offs
    Raghavan, Padma
    Kandemir, Mahmut
    Irwin, Mary Jane
    Malkowski, Konrad
    [J]. 2008 IEEE INTERNATIONAL SYMPOSIUM ON PARALLEL & DISTRIBUTED PROCESSING, VOLS 1-8, 2008, : 2656 - 2660
  • [6] Trade-offs in the integration of high performance devices with trench capacitor DRAM
    Crowder, S
    Stiffler, S
    Parries, P
    Bronner, G
    Nesbit, L
    Wille, W
    Powell, M
    Ray, A
    Chen, B
    Davari, B
    [J]. INTERNATIONAL ELECTRON DEVICES MEETING - 1997, TECHNICAL DIGEST, 1997, : 45 - 48
  • [7] Power/performance trade-offs for Direct networks
    Patel, CS
    Chai, SM
    Yalamanchili, S
    Schimmel, DE
    [J]. PARALLEL COMPUTER ROUTING AND COMMUNICATION, 1998, 1417 : 231 - 244
  • [8] Power Performance Trade-Offs in Operational Amplifiers
    Brand, Thomas
    [J]. New Electronics, 2024, 57 (10):
  • [9] Trade-offs in miniature quadrupole designs
    Boumsellek, S
    Ferran, RJ
    [J]. JOURNAL OF THE AMERICAN SOCIETY FOR MASS SPECTROMETRY, 2001, 12 (06) : 633 - 640
  • [10] Evaluating Design Trade-offs in Customizable Processors
    Bordoloi, Unmesh D.
    Huynh, Huynh Phung
    Chakraborty, Samarjit
    Mitra, Tulika
    [J]. DAC: 2009 46TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2009, : 244 - 249