High-radix parallel VLSI dividers without using quotient digit selection tables

被引:12
|
作者
Aoki, T [1 ]
Nakazawa, K [1 ]
Higuchi, T [1 ]
机构
[1] Tohoku Univ, Grad Sch Informat Sci, Dept Syst Informat Sci, Sendai, Miyagi 9808579, Japan
关键词
D O I
10.1109/ISMVL.2000.848642
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
This paper presents the design and evaluation of high-radix parallel dividers for high-speed signal and data processing applications, The presented divider designs are based on the unified high-radix division algorithm proposed by the authors. By prescaling the operands and converting the representation of each partial remainder into partially non-redundant representation, the quotient digit can be obtained directly from the integer part of the: partial remainder without using quotient digit selection tables. Performance evaluation shows that the proposed radix-4 and radix-8 divider architectures achieve faster computation with less hardware complexity, in comparison with the binary counterparts. This paper also presents the experimental fabrication of the radix-4 divider in 0.35 mu m CMOS technology.
引用
收藏
页码:345 / 352
页数:4
相关论文
共 50 条
  • [1] Design of high-radix VLSI dividers without quotient selection tables
    Aoki, T
    Nakazawa, K
    Higuchi, T
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2001, E84A (11): : 2623 - 2631
  • [2] Design of high-radix VLSI dividers without quotient selection tables
    Aoki, Takafumi
    Nakazawa, Kimihiko
    Higuchi, Tatsuo
    [J]. IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences, 2001, E84-A (11) : 2623 - 2631
  • [3] High-radix parallel dividers for VLSI signal processing
    Aoki, T
    Tokoyo, H
    Higuchi, T
    [J]. VLSI SIGNAL PROCESSING, IX, 1996, : 83 - 92
  • [4] Precision requirements for quotient digit selection in high-radix division
    Parhami, B
    [J]. CONFERENCE RECORD OF THE THIRTY-FIFTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, VOLS 1 AND 2, 2001, : 1670 - 1673
  • [5] Design of fast high-radix SRT dividers and their VLSI implementation
    Wey, CL
    [J]. IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2000, 147 (04): : 275 - 281
  • [6] Constructing High Radix Quotient Digit Selection Tables for SRT Division and Square Root
    Liu, Zixuan
    Song, Xiaoyu
    Wang, Zhuowei
    Wang, Yan
    Zhou, Jian-Tao
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2023, 72 (07) : 2111 - 2119
  • [7] Design of Approximate High-Radix Dividers by Inexact Binary Signed-Digit Addition
    Chen, Linbin
    Lombardi, Fabrizio
    Montuschi, Paolo
    Han, Jie
    Liu, Weiqiang
    [J]. PROCEEDINGS OF THE GREAT LAKES SYMPOSIUM ON VLSI 2017 (GLSVLSI' 17), 2017, : 293 - 298
  • [8] High-radix digit serial division
    Bashagha, AE
    Ibrahim, MK
    [J]. IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 1996, 143 (06): : 319 - 323
  • [9] Design, Evaluation and Application of Approximate High-Radix Dividers
    Chen, Linbin
    Han, Jie
    Liu, Weiqiang
    Montuschi, Paolo
    Lombardi, Fabrizio
    [J]. IEEE TRANSACTIONS ON MULTI-SCALE COMPUTING SYSTEMS, 2018, 4 (03): : 299 - 312
  • [10] PARALLEL HIGH-RADIX NONRESTORING DIVISION
    SCHWARZ, EM
    FLYNN, MJ
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 1993, 42 (10) : 1234 - 1246