Optimized Trellis-Based Min-Max Decoder for NB-LDPC Codes

被引:12
|
作者
Tian, Jing [1 ]
Song, Suwen [1 ]
Lin, Jun [1 ]
Wang, Zhongfeng [1 ]
机构
[1] Nanjing Univ, Sch Elect Sci & Engn, Nanjing 210023, Jiangsu, Peoples R China
基金
中国国家自然科学基金;
关键词
Decoding; Hardware; Complexity theory; Computer architecture; Iterative decoding; Circuits and systems; Error correction codes; non-binary LDPC codes; iterative decoding; min-max decoding algorithm; low-complexity decoding; VLSI; NONBINARY; ARCHITECTURE; ALGORITHMS; MINIMUM;
D O I
10.1109/TCSII.2019.2900088
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Non-binary low-density parity-check (NB-LDPC) codes outperform their binary counterparts in many cases. However, an NB-LDPC decoder usually requires excessive hardware resources and memory consumption. The trellis-based min-max decoding algorithm (TMMA), a well-known algorithm proposed in recent years, achieves good tradeoff between decoding performance and hardware complexity. Note that the check node processing unit (CNU) occupies the most hardware consumption. Based on the TMMA, many simplifications for the CNU have been developed with slight performance loss. The current TMMA with L truncations (L-TMMA) is promising for higher hardware efficiency than others. In this brief, based on the L-TMMA, we propose a new CNU design by incorporating algorithmic transformation and architectural optimization to further reduce the hardware complexity and thereby the critical path without any performance degradation. Synthesis results show that the proposed design achieves the lowest hardware consumption and the highest clock frequency with a small latency compared to the state-of-the-arts. Specifically, it saves more than 1/3 hardware resources compared with its original one.
引用
收藏
页码:57 / 61
页数:5
相关论文
共 50 条
  • [1] Modified Trellis-based Min-max Decoder for Non-binary LDPC Codes
    Zhang, Xinmiao
    2015 INTERNATIONAL CONFERENCE ON COMPUTING, NETWORKING AND COMMUNICATIONS (ICNC), 2015, : 613 - 617
  • [2] An Improved Decoding Algorithm Based on Min-max for NB-LDPC Codes
    Chen, Mengzhu
    Xu, Jin
    Xu, Jun
    Zhao, Danfeng
    Meng, Jiahui
    PROCEEDINGS OF THE 36TH CHINESE CONTROL CONFERENCE (CCC 2017), 2017, : 10440 - 10445
  • [3] Minimal-Set Trellis Min-Max Decoder Architecture for Nonbinary LDPC Codes
    Pham, Thang Xuan
    Tan, Tuy Nguyen
    Lee, Hanho
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2021, 68 (01) : 216 - 220
  • [4] REDUCED-COMPLEXITY TRELLIS MIN-MAX DECODER FOR NON-BINARY LDPC CODES
    Huyen Pham Thi
    Lee, Hanho
    2018 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING (ICASSP), 2018, : 1179 - 1182
  • [5] Two-Extra-Column Trellis Min-Max Decoder Architecture for Nonbinary LDPC Codes
    Huyen Pham Thi
    Lee, Hanho
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (05) : 1787 - 1791
  • [6] Low-complexity modified trellis-based min-max non- binary LDPC decoders
    SanDisk Corporation, Milpitas
    CA
    95035, United States
    J. Commun., 11 (836-842):
  • [7] Improved Trellis-Based Decoder for Non-Binary LDPC Codes
    Kim, Sangmin
    2016 INTERNATIONAL CONFERENCE ON COMPUTING, NETWORKING AND COMMUNICATIONS (ICNC), 2016,
  • [8] Half-row modified two-extra-column trellis min-max decoder architecture for nonbinary LDPC codes
    Huyen Pham Thi
    Lee, Hanho
    Xuan Nghia Pham
    INTEGRATION-THE VLSI JOURNAL, 2019, 69 : 234 - 241
  • [9] Basic-Set Trellis Min-Max Decoder Architecture for Nonbinary LDPC Codes With High-Order Galois Fields
    Huyen Pham Thi
    Lee, Hanho
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26 (03) : 496 - 507
  • [10] Min-Max decoding for non binary LDPC codes
    Zhao, Dan Feng
    Mengjiahui
    Hai, Tian
    Proceedings of the 2016 4th International Conference on Machinery, Materials and Information Technology Applications, 2016, 71 : 1490 - 1495