Adiabatic Logic Based Energy Efficient Architecture of 1-Bit Magnitude Comparator for IoT Applications

被引:1
|
作者
Sanadhya, Minakshi [1 ]
Sharma, Devendra Kumar [1 ]
机构
[1] SRM Inst Sci & Technol, Dept Elect & Commun Engn, Delhi NCR Campus, Delhi, India
来源
JOURNAL OF INTERNET TECHNOLOGY | 2022年 / 23卷 / 07期
关键词
Comparator; Adiabatic logic; IoT; Energy efficient; POWER; NETWORKS;
D O I
10.53106/160792642022122307018
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The Internet of Things (IoT) applies the sensors and microcontrollers and links them through the internet. The eventual objective of low-power devices for Internet of Things is to lesser the overall system power and to extend battery life. For the development of energy efficient IoT devices, novel adiabatic techniques are proposed. By improving the performance of the comparator, one can improvise the whole system performance. The efficacy of computing devices depends on the performance of arithmetic circuits, including comparator. This paper proposes 1-bit comparator design using adiabatic techniques such as DC-DB PFAL (Direct current diode-based positive feedback adiabatic logic) and MPFAL (Modify positive feedback adiabatic logic) which are well-suited with an extensive range of applications (e.g. IoT sensors and an inbuilt analog to digital converter). For performance analysis, the results are compared together along with the other adiabatic and non adiabatic designs already reported in the literature. This paper proposes a way to decrease the dissipation of power and transistor count in binary circuits as it is one of the primary concerns. From the results, it is found that the design using DC-DB PFAL logic shows an improvement in power-delay-product of 69%, 94% and 90% compared to MPFAL, PFAL and ECRL techniques respectively.
引用
收藏
页码:1643 / 1649
页数:7
相关论文
共 50 条
  • [1] Energy Efficient CLB Design Based on Adiabatic Logic for IoT Applications
    Yang, Wu
    Nasab, Milad Tanavardi
    Thapliyal, Himanshu
    ELECTRONICS, 2024, 13 (07)
  • [2] A comparison of adiabatic logic circuit techniques for an energy efficient 1-bit full adder design
    Gupta, A
    Ganesh, TS
    IETE JOURNAL OF RESEARCH, 2004, 50 (01) : 29 - 35
  • [3] Design of low power two bit magnitude comparator using adiabatic logic
    Kumar, Dinesh
    Kumar, Manoj
    2016 INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATION SYSTEMS (ISPACS), 2016, : 247 - 252
  • [4] Energy Efficient Adiabatic FRAM with 0.99 pJ/bit Write for IoT Applications
    Jeloka, Supreet
    Wang, Zhehong
    Xie, Ruochen
    Khanna, Sudhanshu
    Bartling, Steven
    Sylvester, Dennis
    Blaauw, David
    2018 IEEE SYMPOSIUM ON VLSI CIRCUITS, 2018, : 85 - 86
  • [5] DESIGN OF EFFICIENT COPLANAR 1-BIT COMPARATOR CIRCUIT IN QCA TECHNOLOGY
    Shiri, Ahmadreza
    Rezai, Abdalhossein
    Mahmoodian, Hamid
    FACTA UNIVERSITATIS-SERIES ELECTRONICS AND ENERGETICS, 2019, 32 (01) : 119 - 128
  • [6] Design of all optical 1-bit and 2-bit magnitude comparator using micro-ring resonator
    Rakshit, Jayanta Kumar
    2017 CONFERENCE ON LASERS AND ELECTRO-OPTICS PACIFIC RIM (CLEO-PR), 2017,
  • [7] An Architecture for 1-bit Localized Compressive Sensing with applications to EEG
    Haboba, Javier
    Mangia, Mauro
    Rovatti, Riccardo
    Setti, Gianluca
    2011 IEEE BIOMEDICAL CIRCUITS AND SYSTEMS CONFERENCE (BIOCAS), 2011, : 137 - 140
  • [8] Majority logic based area-delay efficient 1-bit approximate adder for error-tolerant applications
    Parameshwara, M. C.
    Maroof, Naeem
    Khan, Angshuman
    ENGINEERING RESEARCH EXPRESS, 2022, 4 (02):
  • [9] Adiabatic logic based shift registers for low energy IoT architecture-Design and contemplation
    Sanadhya, Minakshi
    Sharma, Devendra Kumar
    IET COMMUNICATIONS, 2022,
  • [10] Energy Efficient Network Architecture for IoT Applications
    Sarwesh, P.
    Shee, N. Shekar V.
    Chandrasekaran, K.
    2015 INTERNATIONAL CONFERENCE ON GREEN COMPUTING AND INTERNET OF THINGS (ICGCIOT), 2015, : 784 - 789