Concurrent error detection of fault-based side-channel cryptanalysis of 128-bit RC6 block cipher

被引:4
|
作者
Wu, KJ [1 ]
Mishra, P [1 ]
Karri, R [1 ]
机构
[1] Polytech Univ, ECE Dept, Metrotech Ctr 6, Brooklyn, NY 11201 USA
关键词
concurrent error detection; cryptanalysis; RC6 block cipher; FPGA;
D O I
10.1016/S0026-2692(02)00126-X
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Fault-based side channel cryptanalysis is very effective against symmetric and asymmetric encryption algorithms. Although straightforward hardware and time redundancy based concurrent error detection (CED) architectures can be used to thwart such attacks, they entail significant overhead (either area or performance). In this paper we investigate two systematic approaches to low-cost, low-latency CED for symmetric encryption algorithm RC6. The proposed techniques have been validated on FPGA implementations of RC6, one of the advanced encryption standard finalists. (C) 2002 Elsevier Science Ltd. All rights reserved.
引用
收藏
页码:31 / 39
页数:9
相关论文
共 4 条
  • [1] Concurrent error detection of fault-based side-channel cryptanalysis of 128-bit symmetric block ciphers
    Karri, R
    Wu, KJ
    Mishra, P
    Kim, Y
    38TH DESIGN AUTOMATION CONFERENCE PROCEEDINGS 2001, 2001, : 579 - +
  • [2] Concurrent error detection schemes for fault-based side-channel cryptanalysis of symmetric block ciphers
    Karri, R
    Wu, KJ
    Mishra, P
    Kim, Y
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2002, 21 (12) : 1509 - 1517
  • [3] Fault-based side-channel cryptanalysis tolerant Rijndael symmetric block cipher architecture
    Karri, R
    Wu, KJ
    Mishra, P
    Kim, Y
    2001 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2001, : 427 - 435
  • [4] Idle cycles based Concurrent Error Detection of RC6 encryption
    Wu, KJ
    Karri, R
    2001 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2001, : 200 - 205