High-Level Synthesis with Coarse Grain Reconfigurable Components

被引:0
|
作者
Economakos, George [1 ]
Xydis, Sotiris [1 ]
机构
[1] Natl Tech Univ Athens, Sch Elect & Comp Engn, Microprocessors & Digital Syst Lab, GR-15780 Athens, Greece
关键词
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
High-level synthesis is the process of balancing the distribution of RTL components throughout the execution of applications. However, a lot of balancing and optimization opportunities exist below RTL. In this paper, a coarse grain reconfigurable RTL component that combines a multiplier and a number of additions is presented and involved in high-level synthesis. The gate-level synthesis methodology for this component imposes practically no extra hardware than a normal multiplier while involvement in high-level synthesis is performed with a scheduling postprocessor Following this approach, components that would remain idle in certain control steps are working full-time in two different modes, without any reconfiguration overhead applied to the critical path of the application. The results obtained with different DSP benchmarks show a maximum performance gain of almost 70% with a 45% datapath area gain.
引用
收藏
页码:2993 / 2996
页数:4
相关论文
共 50 条
  • [1] Dataflow-Functional High-Level Synthesis for Coarse-Grained Reconfigurable Accelerators
    Rubattu, Claudio
    Palumbo, Francesca
    Sau, Carlo
    Salvador, Ruben
    Serot, Jocelyn
    Desnos, Karol
    Raffo, Luigi
    Pelcat, Maxime
    IEEE EMBEDDED SYSTEMS LETTERS, 2019, 11 (03) : 69 - 72
  • [2] High-level Programming of Coarse-Grained Reconfigurable Architectures
    Zain-ul-Abdin
    FPL: 2009 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, 2009, : 713 - 714
  • [3] Optimized Reconfigurable RTL Components for Performance Improvements During High-Level Synthesis
    Economakos, George
    Xydis, Sotiris
    PROCEEDINGS OF THE 2009 12TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN, ARCHITECTURES, METHODS AND TOOLS, 2009, : 164 - 171
  • [4] Automatic Mapping of Application to Coarse-Grained Reconfigurable Architecture based on High-Level Synthesis Techniques
    Lee, Ganghee
    Lee, Seokhyun
    Choi, Kiyoung
    ISOCC: 2008 INTERNATIONAL SOC DESIGN CONFERENCE, VOLS 1-3, 2008, : 395 - 398
  • [5] A review of high-level synthesis for dynamically reconfigurable FPGAs
    Zhang, XJ
    Ng, KW
    MICROPROCESSORS AND MICROSYSTEMS, 2000, 24 (04) : 199 - 211
  • [6] Using flowpaths for the high-level synthesis of reconfigurable systems
    Hanna, DM
    Haskell, RE
    ERSA'03: PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON ENGINEERING OF RECONFIGURABLE SYSTEMS AND ALGORITHMS, 2003, : 273 - 279
  • [7] High-Level Synthesis Methodologies for Delay-Area Optimized Coarse-Grained Reconfigurable Coprocessor Architectures
    Xydis, Sotirios
    Pekmestzi, Kiamal
    Soudris, Dimitrios
    Economakos, George
    IEEE ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2010), 2010, : 486 - 487
  • [8] Integration of High-Level Synthesis to the Courses on Reconfigurable Digital Systems
    Skliarova, I.
    Sklyarov, V.
    Sudnitson, A.
    Kruus, M.
    2015 8TH INTERNATIONAL CONVENTION ON INFORMATION AND COMMUNICATION TECHNOLOGY, ELECTRONICS AND MICROELECTRONICS (MIPRO), 2015, : 166 - 171
  • [9] A combined approach to high-level synthesis for dynamically reconfigurable systems
    Meribout, M
    Motomura, M
    IEEE TRANSACTIONS ON COMPUTERS, 2004, 53 (12) : 1508 - 1522
  • [10] Efficient metrics and high-level synthesis for dynamically reconfigurable logic
    Meribout, M
    Motomura, M
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (06) : 603 - 621