A scalable system architecture for high-throughput turbo-decoders

被引:20
|
作者
Thul, MJ [1 ]
Gilbert, F [1 ]
Vogt, T [1 ]
Kreiselmaier, G [1 ]
Wehn, N [1 ]
机构
[1] Univ Kaiserslautern, Microelect Syst Design Res Grp, D-67663 Kaiserslautern, Germany
关键词
D O I
10.1109/SIPS.2002.1049701
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
The need for higher data rates is ever rising as wireless communication standards move from the third to the fourth generation. Turbo-Codes are the prevalent channel codes for wireless systems due to their excellent forward error correction capability. So far research has mainly focused on components of high throughput Turbo-Decoders. To the best of our knowledge, no complete Turbo-Decoder system has been targeted. In this paper we explore the Turbo-Decoder design space anew, both under system design and deep-submicron implementation aspects. Our approach incorporates all levels of design, from I/O behavior down to floorplaning and deep-submicron effects in synthesis and interconnect. Its scalability allows to derive optimized architectures tailored to the given throughput and target technology. We present a design example for a 60MBit/s 3GPP compliant Turbo-Decoder synthezised on a 0.18mum standard cell library.
引用
收藏
页码:152 / 158
页数:7
相关论文
共 50 条
  • [1] A Scalable System Architecture for High-Throughput Turbo-Decoders
    Michael J. Thul
    Frank Gilbert
    Timo Vogt
    Gerd Kreiselmaier
    Norbert Wehn
    Journal of VLSI signal processing systems for signal, image and video technology, 2005, 39 : 63 - 77
  • [2] A scalable system architecture for high-throughput turbo-decoders
    Thul, MJ
    Gilbert, F
    Vogt, T
    Kreiselmaier, G
    Wehn, N
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2005, 39 (1-2): : 63 - 77
  • [3] Architecture-driven voltage scaling for high-throughput turbo-decoders
    Gilbert, F
    Wehn, N
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2003, 2799 : 379 - 388
  • [4] Scalable and area efficient concurrent interleaver for high throughput Turbo-Decoders
    Speziali, F
    Zory, J
    PROCEEDINGS OF THE EUROMICRO SYSTEMS ON DIGITAL SYSTEM DESIGN, 2004, : 334 - 341
  • [5] FPGA implementation of parallel turbo-decoders
    Thul, MJ
    Wehn, N
    SBCCI2004:17TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, PROCEEDINGS, 2004, : 198 - 203
  • [6] Implementation of scalable power and area efficient high-throughput Viterbi decoders
    Gemmeke, T
    Gansen, M
    Noll, TG
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (07) : 941 - 948
  • [7] A high-throughput VLSI architecture for linear turbo equalization
    Lee, SJ
    Shanbhag, NR
    CONFERENCE RECORD OF THE THIRTY-SEVENTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1 AND 2, 2003, : 2142 - 2146
  • [8] Low complexity stopping criteria for UMTS turbo-decoders
    Gilbert, F
    Kienle, F
    Wehn, N
    57TH IEEE VEHICULAR TECHNOLOGY CONFERENCE, VTC 2003-SPRING, VOLS 1-4, PROCEEDINGS, 2003, : 2376 - 2380
  • [9] High-throughput LDPC decoders
    Mansour, MM
    Shanbhag, NR
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2003, 11 (06) : 976 - 996
  • [10] An efficient architecture for high speed turbo decoders
    Abbasfar, A
    Yao, K
    2003 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOL IV, PROCEEDINGS: SIGNAL PROCESSING FOR COMMUNICATIONS SPECIAL SESSIONS, 2003, : 521 - 524