New methods for evaluating the impact of single event transients in VDSM ICs

被引:39
|
作者
Alexandrescu, D
Anghel, L
Nicolaidis, M
机构
关键词
D O I
10.1109/DFTVS.2002.1173506
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This work considers a SET (single event transient) fault simulation technique to evaluate the probability that a transient pulse, born in the combinational logic, may be latched in a storage cell. Fault injection procedures and a fast fault simulation algorithm for transient faults were implemented around an event driven simulator. A statistical analysis was implemented to organize data sampled from simulations. The benchmarks show that the proposed algorithm is capable of injecting and simulating a large number of transient faults in complex designs. Also specific optimizations have been carried out, thus greatly reducing the simulation time compared to a sequential fault simulation approach.
引用
收藏
页码:99 / 107
页数:9
相关论文
共 50 条
  • [1] Simulating single event transients in VDSM ICs for ground level radiation
    Alexandrescu, D
    Anghel, L
    Nicolaidis, M
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2004, 20 (04): : 413 - 421
  • [2] Simulating Single Event Transients in VDSM ICs for Ground Level Radiation
    Dan Alexandrescu
    Lorena Anghel
    Michael Nicolaidis
    [J]. Journal of Electronic Testing, 2004, 20 : 413 - 421
  • [3] Modeling Single Event Transients in Advanced Devices and ICs
    Artola, L.
    Gaillardin, M.
    Hubert, G.
    Raine, M.
    Paillet, P.
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2015, 62 (04) : 1528 - 1539
  • [4] Impact of Gate shapes on Single Event Transients
    Zhao Xinyuan
    Wang Liang
    Yue Suge
    [J]. 2014 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2014,
  • [5] Investigating single event transients of advanced fin based devices for inclusion in ICs
    Dimri, Chinmay
    Nikhil, G. P.
    Mohanty, P. K.
    Pradhan, K. P.
    Agarwal, R.
    Routray, S.
    [J]. AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2021, 134
  • [6] Mixed-mode simulation and analysis of digital single event transients in fast CMOS ICs
    Turowski, M.
    Ramani, A.
    Jablonski, G.
    [J]. MIXDES 2007: PROCEEDINGS OF THE 14TH INTERNATIONAL CONFERENCE ON MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS:, 2007, : 433 - +
  • [7] Production and propagation of single-event transients in high-speed digital logic ICs
    Dodd, PE
    Shaneyfelt, MR
    Felix, JA
    Schwank, JR
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2004, 51 (06) : 3278 - 3284
  • [8] Methods for Susceptibility Analysis of Logic Gates in the Presence of Single Event Transients
    Schvittz, Rafael B.
    Butzen, Paulo E.
    da Rosa Jr, Leomar S.
    [J]. 2020 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2020,
  • [9] A new approach to the analysis of single event transients in VLSI circuits
    Reorda, MS
    Violante, M
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2004, 20 (05): : 511 - 521
  • [10] A New Approach to the Analysis of Single Event Transients in VLSI Circuits
    M. Sonza Reorda
    M. Violante
    [J]. Journal of Electronic Testing, 2004, 20 : 511 - 521