High-speed hardware implementations of the KASUMI block cipher

被引:0
|
作者
Kitsos, P [1 ]
Galanis, MD [1 ]
Koufopavlou, O [1 ]
机构
[1] Univ Patras, Dept Elect & Comp Engn, VLSI Design Lab, Patras, Greece
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
KASUMI block cipher is used for the security part of many synchronous wireless standards. In this paper two architectures and efficient implementations of the 64-bit KASUMI block cipher are presented. In the first one, the pipeline technique (inner-round and outer-round pipeline) is used and throughput value equal to 3584 Mbps at 56 MHz is achieved. The second one uses feedback logic and reaches a throughput value equal to 432 Mbps at 54 MHz. The designs were coded using VHDL language and for the hardware implementations, a FPGA device was used. A detailed analysis, in terms of performance, and covered area is shown. The proposed implementations outperform any previous published KASUMI implementations in terms of performance.
引用
收藏
页码:549 / 552
页数:4
相关论文
共 50 条
  • [1] Compact and High Speed Architectures of KASUMI Block Cipher
    Yasir
    Wu, Ning
    Ali, Zain Anwar
    Shaikh, Muhammad Mujtaba
    Yahya, Muhammad Rehan
    Aamir, Muhammad
    [J]. WIRELESS PERSONAL COMMUNICATIONS, 2019, 106 (04) : 1787 - 1800
  • [2] Compact and High Speed Architectures of KASUMI Block Cipher
    Ning Yasir
    Zain Anwar Wu
    Muhammad Mujtaba Ali
    Muhammad Rehan Shaikh
    Muhammad Yahya
    [J]. Wireless Personal Communications, 2019, 106 : 1787 - 1800
  • [3] Small and high-speed hardware architectures for the 3GPP standard cipher KASUMI
    Satoh, A
    Morioka, S
    [J]. INFORMATION SECURITY, PROCEEDINGS, 2002, 2433 : 48 - 62
  • [4] High-speed implementations of block cipher ARIA using graphics processing units
    Yeom, Yongjin
    Cho, Yongkuk
    Yung, Moti
    [J]. MUE: 2008 INTERNATIONAL CONFERENCE ON MULTIMEDIA AND UBIQUITOUS ENGINEERING, PROCEEDINGS, 2008, : 271 - 275
  • [5] A Very Compact Hardware Implementation of the KASUMI Block Cipher
    Yamamoto, Dai
    Itoh, Kouichi
    Yajima, Jun
    [J]. INFORMATION SECURITY THEORY AND PRACTICES: SECURITY AND PRIVACY OF PERVASIVE SYSTEMS AND SMART DEVICES, 2010, 6033 : 293 - 307
  • [6] Hardware implementations of high-speed network monitors
    Tanba, H
    Yamada, Y
    Kitamichi, J
    Kurda, K
    [J]. 2005 IEEE VLSI-TSA International Symposium on VLSI Design, Automation & Test (VLSI-TSA-DAT), Proceedings of Technical Papers, 2005, : 33 - 36
  • [7] Hardware architectures for PRESENT block cipher and their FPGA implementations
    Pandey, Jai Gopal
    Goel, Tarun
    Karmakar, Abhijit
    [J]. IET CIRCUITS DEVICES & SYSTEMS, 2019, 13 (07) : 958 - 969
  • [8] Parallel Architecture for High-Speed Block Cipher, HIGHT
    Lee, Je-Hoon
    Lim, Duk-Gyu
    [J]. INTERNATIONAL JOURNAL OF SECURITY AND ITS APPLICATIONS, 2014, 8 (02): : 59 - 66
  • [9] Compact Hardware Implementations of MISTY1 Block Cipher
    Yasir
    Wu, Ning
    Zhang, Xiaoqiang
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2018, 27 (03)
  • [10] Low-area and high-speed hardware architectures of KLEIN lightweight block cipher for image encryption
    Singh, Pulkit
    Agrawal, Bhaskar
    Chaurasiya, Rahul Kumar
    Acharya, Bibhudendra
    [J]. JOURNAL OF ELECTRONIC IMAGING, 2023, 32 (01)