共 50 条
- [2] Compact and High Speed Architectures of KASUMI Block Cipher [J]. Wireless Personal Communications, 2019, 106 : 1787 - 1800
- [3] Small and high-speed hardware architectures for the 3GPP standard cipher KASUMI [J]. INFORMATION SECURITY, PROCEEDINGS, 2002, 2433 : 48 - 62
- [4] High-speed implementations of block cipher ARIA using graphics processing units [J]. MUE: 2008 INTERNATIONAL CONFERENCE ON MULTIMEDIA AND UBIQUITOUS ENGINEERING, PROCEEDINGS, 2008, : 271 - 275
- [5] A Very Compact Hardware Implementation of the KASUMI Block Cipher [J]. INFORMATION SECURITY THEORY AND PRACTICES: SECURITY AND PRIVACY OF PERVASIVE SYSTEMS AND SMART DEVICES, 2010, 6033 : 293 - 307
- [6] Hardware implementations of high-speed network monitors [J]. 2005 IEEE VLSI-TSA International Symposium on VLSI Design, Automation & Test (VLSI-TSA-DAT), Proceedings of Technical Papers, 2005, : 33 - 36
- [8] Parallel Architecture for High-Speed Block Cipher, HIGHT [J]. INTERNATIONAL JOURNAL OF SECURITY AND ITS APPLICATIONS, 2014, 8 (02): : 59 - 66