A Dependable Coarse-grain Reconfigurable Multicore Array

被引:0
|
作者
Smaragdos, Georgios [1 ]
Khan, Danish Anis [2 ]
Sourdis, Ioannis [2 ]
Strydis, Christos [1 ]
Malek, Alirad [2 ]
Tzilis, Stavros [2 ]
机构
[1] Erasmus Univ, Med Ctr, Neurosci Dept, Rotterdam, Netherlands
[2] Chalmers, Comp Sci & Engn Dept, Gothenburg, Sweden
关键词
TOLERANCE;
D O I
10.1109/IPDPSW.2014.20
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Recent trends in semiconductor technology have dictated the constant reduction of device size. One negative effect stemming from the reduction in size and increased complexity is the reduced device reliability. This paper is centered around the matter of permanent fault tolerance and graceful system degradation in the presence of permanent faults. We take advantage of the natural redundancy of homogeneous multicores following a sparing strategy to reuse functional pipeline stages of faulty cores. This is done by incorporating reconfigurable interconnects next to which the cores of the system are placed, providing the flexibility to redirect the data-flow from the faulty pipeline stages of damaged cores to spare (still) functional ones. Several micro-architectural changes are introduced to decouple the processor stages and allow them to be interchangeable. The proposed approach is a clear departure from previous ones by offering full flexibility as well as highly graceful performance degradation at reasonable costs. More specifically, our coarse-grain fault-tolerant multicore array provides up to x4 better availability compared to a conventional multicore and up to x2 higher probability to deliver at least one functioning core in high fault densities. For our benchmarks, our design (synthesized for STM 65nm SP technology) incurs a total execution-time overhead for the complete system ranging from x1.37 to x3.3 compared to a (baseline) non-fault-tolerant system, depending on the permanent-fault density. The area overhead is 19.5% and the energy consumption, without incorporating any power/energy-saving technique, is estimated on average to be 20.9% higher compared to the baseline, unprotected design.
引用
收藏
页码:141 / 150
页数:10
相关论文
共 50 条
  • [1] Versat, a Minimal Coarse-Grain Reconfigurable Array
    Lopes, Joao D.
    de Sousa, Jose T.
    HIGH PERFORMANCE COMPUTING FOR COMPUTATIONAL SCIENCE - VECPAR 2016, 2017, 10150 : 174 - 187
  • [2] CREMA: A COARSE-GRAIN RECONFIGURABLE ARRAY WITH MAPPING ADAPTIVENESS
    Garzia, Fabio
    Hussain, Waqar
    Nurmi, Jari
    FPL: 2009 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, 2009, : 708 - 712
  • [3] A Comparison of DAG and Mesh Topologies for Coarse-Grain Reconfigurable Array
    Antusiak, Jonathan
    Trouve, Antoine
    Murakami, Kazuaki
    2012 IEEE 26TH INTERNATIONAL PARALLEL AND DISTRIBUTED PROCESSING SYMPOSIUM WORKSHOPS & PHD FORUM (IPDPSW), 2012, : 227 - 233
  • [4] ARCHITECTURE OF A PIPELINED DATAPATH COARSE-GRAIN RECONFIGURABLE COPROCESSOR ARRAY
    Hanoun, Abdulrahman
    Manteuffel, Henning
    Mayer-Lindenberg, F.
    Galjan, Wjatscheslaw
    ICSPC: 2007 IEEE INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND COMMUNICATIONS, VOLS 1-3, PROCEEDINGS, 2007, : 832 - 835
  • [5] Mapping of the AES Cryptographic Algorithm on a Coarse-Grain Reconfigurable Array Processor
    Garcia, Andres
    Berekovic, Mladen
    Aa, Tom Vander
    2008 INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS, 2008, : 245 - +
  • [6] Coarse-Grain Reconfigurable Architectures - Taxonomy -
    Sima, Mihai
    McGuire, Michael
    Lamoureux, Julien
    2009 IEEE PACIFIC RIM CONFERENCE ON COMMUNICATIONS, COMPUTERS AND SIGNAL PROCESSING, VOLS 1 AND 2, 2009, : 975 - 978
  • [7] Mapping DSP applications on processor/Coarse-Grain Reconfigurable Array architectures
    Galanis, Michalis D.
    Dimitroulakos, Gregory
    Goutis, Costas E.
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 3666 - +
  • [8] An Area-Efficient Interconnection Network for Coarse-Grain Reconfigurable Cryptographic Array
    Qu, Tongzhou
    Dai, Zibin
    Nan, Longmei
    Li, Wei
    Yin, Anqi
    2017 IEEE 12TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2017, : 710 - 713
  • [9] MORA: A new coarse-grain reconfigurable array for high throughput multimedia processing
    Lanuzza, Marco
    Perri, Stefania
    Corsonello, Pasquale
    EMBEDDED COMPUTER SYSTEMS: ARCHITECTURES, MODELING, AND SIMULATION - PROCEEDINGS, 2007, 4599 : 159 - +
  • [10] Energy Efficient Coarse-Grain Reconfigurable Array for Accelerating Digital Signal Processing
    Lanuzza, Marco
    Perri, Stefania
    Corsonello, Pasquale
    Margala, Martin
    INTEGRATED CIRCUIT AND SYSTEMS DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2009, 5349 : 297 - +