An efficient and low power architecture design for motion estimation using global elimination algorithm

被引:0
|
作者
Huang, YW [1 ]
Chien, SY [1 ]
Hsieh, BY [1 ]
Chen, LG [1 ]
机构
[1] Natl Taiwan Univ, Grad Inst Elect Engn, DSP, IC Design Lab, Taipei 106, Taiwan
关键词
D O I
暂无
中图分类号
O42 [声学];
学科分类号
070206 ; 082403 ;
摘要
This paper presents a new algorithm and architecture for motion estimation. The proposed global elimination algorithm (GEA) is derived from successive elimination algorithm (SEA). The main idea is to remove the branches of SEA to make data flow more regular and suitable for hardware. Besides, the processing time per motion vector for GEA is fixed, no initial guess is required, and the skipping ratio of search positions can be fixed within frames and is even higher than 99%. The average PSNR of compensated frames is almost the same (within 0.1 dB) as that of full-search block matching algorithm (FBMA). An architecture composed of a systolic part, an adder tree, and a comparator tree is also developed for GEA. Simulation results show our design outperforms many FBMA architectures in normalized processing capability per gate and normalized power at gate level.
引用
收藏
页码:3120 / 3123
页数:2
相关论文
共 50 条
  • [1] Adaptive Global Elimination Algorithm for Low Power Motion Estimation
    Gupte, Ajit
    Bharadwaj, Amrutur
    [J]. JOURNAL OF LOW POWER ELECTRONICS, 2009, 5 (01) : 1 - 16
  • [2] Efficient architecture for global elimination algorithm for H.264 motion estimation
    P MURALIDHAR
    C B RAMARAO
    [J]. Sadhana, 2016, 41 : 47 - 54
  • [3] Efficient architecture for global elimination algorithm for H.264 motion estimation
    Muralidhar, P.
    Ramarao, C. B.
    [J]. SADHANA-ACADEMY PROCEEDINGS IN ENGINEERING SCIENCES, 2016, 41 (01): : 47 - 54
  • [4] Global elimination algorithm and architecture design for fast block matching motion estimation
    Huang, YW
    Chien, SY
    Hsieh, BY
    Chen, LG
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2004, 14 (06) : 898 - 907
  • [5] Parallel global elimination algorithm and architecture design for fast block matching motion estimation
    Huang, YW
    Tsai, CH
    Chen, LG
    [J]. 2004 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOL V, PROCEEDINGS: DESIGN AND IMPLEMENTATION OF SIGNAL PROCESSING SYSTEMS INDUSTRY TECHNOLOGY TRACKS MACHINE LEARNING FOR SIGNAL PROCESSING MULTIMEDIA SIGNAL PROCESSING SIGNAL PROCESSING FOR EDUCATION, 2004, : 153 - 156
  • [6] Fast global elimination algorithm and low-cost VLSI design for motion estimation
    Fan, Chih-Peng
    Lin, Sheng-Wei
    [J]. TENCON 2007 - 2007 IEEE REGION 10 CONFERENCE, VOLS 1-3, 2007, : 405 - 408
  • [7] A low power architecture for a new efficient block-matching motion estimation algorithm
    Mahmoud, HA
    Bayoumi, M
    [J]. 2000 INTERNATIONAL CONFERENCE ON COMMUNICATION TECHNOLOGY PROCEEDINGS, VOLS. I & II, 2000, : 1173 - 1179
  • [8] A low power architecture for a new efficient block-matching motion estimation algorithm
    Mahmoud, HA
    Bayoumi, MA
    Wilson, B
    [J]. PROCEEDINGS OF THE 43RD IEEE MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I-III, 2000, : 436 - 439
  • [9] Adaptive Global Elimination Algorithm for Low Power Motion Estimation (vol 5, pg 1, 2009)
    Gupte, Ajit
    Bharadwaj, Amrutur
    [J]. JOURNAL OF LOW POWER ELECTRONICS, 2009, 5 (02) : 255 - 256
  • [10] Power Efficient Motion Estimation Algorithm and Architecture Based on Pixel Truncation
    Chatterjee, Sumit K.
    Chakrabarti, Indrajit
    [J]. IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2011, 57 (04) : 1782 - 1790