Design and Implementation of Simulator for AOS High-Speed Payload Multiplexer

被引:0
|
作者
Liu Yuefeng [1 ]
Zhao Guangquan [1 ]
Peng Xiyuan [1 ]
机构
[1] Harbin Inst Technol, Dept Automat Test & Control, Harbin 150001, Peoples R China
关键词
multiplexer; simulator; virtual channel scheduling algorithm; FPGA; AOS;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A small simulator for AOS high-speed payload multiplexer is designed and implemented based on the idea of satellite hierarchical test, which will be used in the test for satellite data transmission subsystem. The simulator uses the FPGA as control center, including multi-input and multi-output LVDS and RS422 interfaces. It caches the received payload data using the large-capacity SRAM dual caching technology, selects data downlink channel and downlink rate which both can be configured, uses a virtual channel (VC) scheduling algorithm based on the Consultative Committee for Space Data Systems (CCSDS) Advanced Orbiting Systems (AOS) data link protocol to make many kinds of VCs multiplexing physical downlink channel effectively. Finally multi-channel downlinks the payload data timely and correctly. The closed-loop path test results from the data source to the data receiving terminal show that the simulator can meet the technical requirements of the real satellite payload data high-speed multiplexer.
引用
收藏
页码:285 / 290
页数:6
相关论文
共 50 条
  • [1] The Design and Implementation of Configurable High-Speed IP over AOS Gateway
    Liu, Feng
    Yan, Hong
    Liu, Huafeng
    [J]. 2014 IEEE SYMPOSIUM ON COMPUTER APPLICATIONS AND COMMUNICATIONS (SCAC), 2014, : 82 - 86
  • [2] Design and implementation of a high-speed reconfigurable
    Li, Wei
    Dai, Zi-Bin
    Meng, Tao
    Ren, Qiao
    [J]. ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 177 - 180
  • [3] Design and implementation of a high speed microprocessor simulator BurstScalar
    Nakada, T
    Nakashima, H
    [J]. IEEE COMPUTER SOCIETY'S 12TH ANNUAL INTERNATIONAL SYMPOSIUM ON MODELING, ANALYSIS, AND SIMULATION OF COMPUTER AND TELECOMMUNICATIONS SYSTEMS - PROCEEDINGS, 2004, : 364 - 372
  • [4] Speed Simulator Design for Braking System Validation of High-Speed EMUs
    Li, Bo
    [J]. 2018 NINTH INTERNATIONAL CONFERENCE ON INFORMATION TECHNOLOGY IN MEDICINE AND EDUCATION (ITME 2018), 2018, : 1007 - 1011
  • [5] Design and implementation of an SDH High-Speed Switch
    Zhang, De-Hui
    Zhao, Quan-Liang
    Han, Jun-Gang
    [J]. ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, : D17 - D18
  • [6] DESIGN AND IMPLEMENTATION OF A HIGH-SPEED TRANSPORT PROTOCOL
    NETRAVALI, AN
    ROOME, WD
    SABNANI, K
    [J]. IEEE TRANSACTIONS ON COMMUNICATIONS, 1990, 38 (11) : 2010 - 2024
  • [7] HSS - A HIGH-SPEED SIMULATOR
    BARZILAI, Z
    CARTER, JL
    ROSEN, BK
    RUTLEDGE, JD
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1987, 6 (04) : 601 - 617
  • [8] HIGH-SPEED COMPRESSION SIMULATOR
    HUNTER, BM
    FISHER, DG
    PRATT, RM
    ROWE, RC
    [J]. JOURNAL OF PHARMACY AND PHARMACOLOGY, 1976, 28 : P65 - P65
  • [9] HIGH-SPEED CMOS MULTIPLEXER FOR CRYOGENIC APPLICATION
    SZUCS, Z
    KARUNANITHI, R
    RUPPERT, U
    [J]. JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 1987, 134 (8B) : C429 - C429
  • [10] Design and Implementation of High-Speed Wire Computer Network
    Jing, Zheng
    An, Lianxiang
    Liu, Xinling
    Jin, Luxiao
    [J]. PROCEEDINGS OF 2010 ASIA-PACIFIC YOUTH CONFERENCE ON COMMUNICATION, VOLS 1 AND 2, 2010, : 864 - 867