SoIC for Low-Temperature, Multi-Layer 3D Memory Integration

被引:24
|
作者
Chen, M. F. [1 ]
Lin, C. S. [1 ]
Liao, E. B. [1 ]
Chiou, W. C. [1 ]
Kuo, C. C. [1 ]
Hu, C. C. [1 ]
Tsai, C. H. [1 ]
Wang, C. T. [1 ]
Yu, Douglas [1 ]
机构
[1] Taiwan Semicond Mfg Co Ltd, Integrated Interconnect & Packaging, R&D, 166,Pk Ave 2,Hsinchu Sci Pk, Hsinchu 30075, Taiwan
关键词
3DIC; SoIC; 5G/AI; High-Bandwidth Memory (HBM); Multi-layer stacking; CoW;
D O I
10.1109/ECTC32862.2020.00139
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A low-temperature System-on-Integrated-Chip (LT-SoIC) technology has been successfully applied to multi-layer 3D memory cube integration, which enables high bandwidth, low power and small footprint memory for future HPC applications. In addition, using the technology, each memory layer can be thinned to required thickness to maintain total height while supporting more layer counts. Two LT-SoIC processes were presented. One is through-via reveal last and the other one is through-via reveal first. The through-via revealing of each stacked die is one of the most critical process steps. Various conditions of planarization on chip backside after the through-via revealing were studied to mitigate the corner or edge rounding issue, as it may cause poor bonding. By improving the back-side revealing process, we can achieve good bonding for multi-layer stacking, including DRAM stacking with 4-Hi/ 8-Hi/ 12-Hi, and SRAM stacking with 4-Hi, using the LT-SoIC technology. The bonding quality of the LT-SoIC is measured using I-V curve and shear stress equipment. Linear I-V curve was obtained to show it is an Ohmic contact and the bonding strength of >2.5J/m(2) was measured to show good bonding force. The through-via chain resistances for 4-Hi SRAM and 4/8/12-Hi DRAM and the breakdown voltage for 8/12-Hi DRAM were measured, too. Reliable results were obtained to indicate the integrity of the through-via chains. After that, the bandwidth density and power consumption between typical 3D memory and the SoIC memory were compared. High bandwidth density and low power consumption are obtained in the SoIC memory. Clear advantages of the SoIC CoW stacking technology are realized for multi-layer memory stacking at low temperature.
引用
收藏
页码:855 / 860
页数:6
相关论文
共 50 条
  • [1] Multi-Layer Low-Temperature Deposited CMOS Photonics for Microelectronics Backend Integration
    Sherwood-Droz, Nicolas
    Lipson, Michal
    [J]. 2011 CONFERENCE ON LASERS AND ELECTRO-OPTICS (CLEO), 2011,
  • [2] 3D Multi-chip Integration with System on Integrated Chips (SoIC™)
    Hu, C. C.
    Chen, M. F.
    Chiou, W. C.
    Yu, Doug C. H.
    [J]. 2019 SYMPOSIUM ON VLSI TECHNOLOGY, 2019, : T20 - T21
  • [3] Advances in Low-Temperature Bonding Technologies for 3D Integration
    Suga, Tadatomo
    Shigekawa, Naoteru
    Higurashi, Eiji
    Takagi, Hideki
    Shimomura, Kazuhiko
    [J]. JAPANESE JOURNAL OF APPLIED PHYSICS, 2015, 54 (03)
  • [4] Low-temperature crystallization of BeO-assisted polycrystalline germanium layer for monolithic 3D integration
    Bong, Haekyun
    Jang, Yoonseo
    Jung, Dohwan
    Cho, Youngho
    Choi, Woong
    Ahn, Donghwan
    Sultane, Prakash R.
    Bielawski, Christopher W.
    Oh, Jungwoo
    [J]. APPLIED SURFACE SCIENCE, 2024, 671
  • [5] Low-temperature Al-Ge bonding for 3D integration
    Crnogorac, Filip
    Pease, Fabian R. W.
    Birringer, Ryan P.
    Dauskardt, Reinhold H.
    [J]. JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2012, 30 (06):
  • [6] 3D Memory Chip Stacking by Multi-Layer Self-Assembly Technology
    Fukushima, T.
    Bea, J.
    Murugesan, M.
    Son, H. -Y.
    Sun, M. -S.
    Byun, K. -Y.
    Kim, N. -S.
    Lee, K. -W.
    Koyanagi, M.
    [J]. 2013 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2013,
  • [7] Low-temperature oriented growth in [CoPt/MgO]n multi-layer
    Sadoh, T.
    Kurosawa, M.
    Kimura, M.
    Ueda, K.
    Koyanagi, M.
    Miyao, M.
    [J]. THIN SOLID FILMS, 2008, 517 (01) : 430 - 433
  • [8] Enantioselective assembly of multi-layer 3D chirality
    Wu, Guanzhao
    Liu, Yangxue
    Yang, Zhen
    Jiang, Tao
    Katakam, Nandakumar
    Rouh, Hossein
    Ma, Liulei
    Tang, Yao
    Ahmed, Sultan
    Rahman, Anis U.
    Huang, Hongen
    Unruh, Daniel
    Li, Guigen
    [J]. NATIONAL SCIENCE REVIEW, 2020, 7 (03) : 588 - 599
  • [9] Modeling Study of Multi-layer 3D Metamaterials
    Burckel, D. Bruce
    Sinclair, Michael B.
    [J]. METAMATERIALS: FUNDAMENTALS AND APPLICATIONS IV, 2011, 8093
  • [10] Enantioselective assembly of multi-layer 3D chirality
    Guanzhao Wu
    Yangxue Liu
    Zhen Yang
    Tao Jiang
    Nandakumar Katakam
    Hossein Rouh
    Liulei Ma
    Yao Tang
    Sultan Ahmed
    Anis U.Rahman
    Hongen Huang
    Daniel Unruh
    Guigen Li
    [J]. National Science Review, 2020, 7 (03) : 588 - 599